CY7C0831AV-133AXI Cypress Semiconductor Corp, CY7C0831AV-133AXI Datasheet - Page 10

CY7C0831AV-133AXI

CY7C0831AV-133AXI

Manufacturer Part Number
CY7C0831AV-133AXI
Description
CY7C0831AV-133AXI
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C0831AV-133AXI

Format - Memory
RAM
Memory Type
SRAM - Dual Port, Synchronous
Memory Size
2M (128K x 18)
Speed
133MHz
Interface
Parallel
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Package / Case
120-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C0831AV-133AXI
Manufacturer:
CYPRESS
Quantity:
246
Part Number:
CY7C0831AV-133AXI
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
IEEE 1149.1 Serial Boundary Scan (JTAG)
The FLEx18 family devices incorporate an IEEE 1149.1 serial
boundary scan test access port (TAP). The TAP controller
functions in a manner that does not conflict with the operation of
other devices using 1149.1 compliant TAPs. The TAP operates
using JEDEC-standard 3.3V I/O logic levels. It is composed of
three input connections and one output connection required by
the test logic defined by the standard.
Performing a TAP Reset
A reset is performed by forcing TMS HIGH (V
edges of TCK. This reset does not affect the operation of the
devices, and may be performed while the device is operating. An
MRST must be performed on the devices after power up.
Performing a Pause/Restart
When a SHIFT-DR PAUSE-DR SHIFT-DR is performed the scan
chain outputs the next bit in the chain twice. For example, if the
value expected from the chain is 1010101, the device outputs a
11010101. This extra bit causes some testers to report an
erroneous failure for the devices in a scan test. Therefore the
tester should be configured to never enter the PAUSE-DR state.
Notes
Document #: 38-06059 Rev. *S
20. The “X” in this diagram represents the counter upper bits
21. Boundary scan is IEEE 1149.1-compatible. See
Example:
Load
Counter-Mask
Register = 3F
Load
Address
Counter = 8
Max + 1
Address
Register
Max
Address
Register
Figure 4. Programmable Counter-Mask Register Operation
CNTINT
H
H
L
H
Performing a Pause/Restart
2
2
2
2
16
DD
16
16
16
X
0
X
X
) for five rising
2
2
2
2
15
15
15
15
X
0
X
X
Masked Address
[21]
Xs
0s
Xs
Xs
on page 10 for deviation from strict 1149.1 compliance
Boundary Scan Hierarchy for 9-Mbit Device
Internally, the CY7C0833AV have two DIEs. Each DIE contain all
the circuitry required to support boundary scan testing. The
circuitry includes the TAP, TAP controller, instruction register,
and data registers. The circuity and operation of the DIE
boundary scan are described in detail below. The scan chain of
each DIE are connected serially to form the scan chain of the
CY7C0833AV as shown in
are connected in parallel to each DIE to drive all TAP controllers
in unison. In many cases, each DIE is supplied with the same
instruction. In other cases, it might be useful to supply different
instructions to each DIE. One example would be testing the
device ID of one DIE while bypassing the others.
Each pin of FLEx18 family is typically connected to multiple DIEs.
For connectivity testing with the EXTEST instruction, it is
desirable to check the internal connections between DIEs and
the external connections to the package. This is accomplished
by merging the netlist of the devices with the netlist of the user’s
circuit board. To facilitate boundary scan testing of the devices,
Cypress provides the BSDL file for each DIE, the internal netlist
of the device, and a description of the device scan chain. The
user can use these materials to easily integrate the devices into
the board’s boundary scan environment. Further information is
found in the Cypress application note
Scan For System in a Package (SIP) Dual-Port
2
2
2
2
6
6
6
6
X
0
X
X
2
2
2
2
5
5
5
5
0 0
1 1
0 0
1 1
Unmasked Address
2
2
2
2
4
4
4
4
2
2
2
2
3
3
3
3
1
CY7C0832BV, CY7C0833AV
1
1
1
CY7C0837AV, CY7C0830AV
CY7C0831AV, CY7C0832AV
2
2
2
2
2
2
2
2
0
1
0
1
2
2
2
2
1
1
1
1
0
1
0
1
2
2
2
2
0
[2, 20]
0
0
0
Figure 5
0
1
0
1
Mask
Register
bit-0
Address
Counter
bit-0
on page 11. TMS and TCK
Using JTAG Boundary
SRAMs.
Page 10 of 28
[+] Feedback

Related parts for CY7C0831AV-133AXI