CS42448-DQZR Cirrus Logic Inc, CS42448-DQZR Datasheet - Page 51

IC,Soundcard Circuits,CMOS,QFP,64PIN,PLASTIC

CS42448-DQZR

Manufacturer Part Number
CS42448-DQZR
Description
IC,Soundcard Circuits,CMOS,QFP,64PIN,PLASTIC
Manufacturer
Cirrus Logic Inc
Type
Audio Codecr
Datasheet

Specifications of CS42448-DQZR

Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
6 / 8
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
105 / 108 (Differential), 102 / 105 (Single-Ended)
Voltage - Supply, Analog
3.14 V ~ 5.25 V
Voltage - Supply, Digital
3.14 V ~ 5.25 V
Operating Temperature
-40°C ~ 105°C
Mounting Type
Surface Mount
Package / Case
64-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1151 - BOARD EVAL FOR CS42448 CODEC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42448-DQZR
Manufacturer:
CIRRUS
Quantity:
32 000
Part Number:
CS42448-DQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
DS648F3
6.13
6.13.1 Interrupt Pin Control (INT[1:0])
6.14
6.14.1 DAC CLOCK ERROR (DAC_CLK ERROR)
6.14.2 ADC CLOCK ERROR (ADC_CLK ERROR)
6.14.3 ADC Overflow (ADCX_OVFL)
Reserved
Reserved
7
7
Status Control (Address 18h)
Status (Address 19h) (Read Only)
For all bits in this register, a “1” means the associated error condition has occurred at least once since the
register was last read. A”0” means the associated error condition has NOT occurred since the last reading
of the register. Reading the register resets all bits to 0. Status bits that are masked off in the associated
mask register will always be “0” in this register.
Default = 00
00 - Active high; high output indicates interrupt condition has occurred
01 - Active low, low output indicates an interrupt condition has occurred
10 - Open drain, active low. Requires an external pull-up resistor on the INT pin.
11 - Reserved
Function:
Determines how the Interrupt pin (INT) will indicate an interrupt condition.
For DAC and ADC clock errors, the INT pin is set to “Level Active Mode” and will become active during
the clock error. For the ADCx_OVFL error, the INT pin is set to Level Active Mode and will become active
during the overflow error.
Default = x
Function:
Indicates an invalid MCLK to DAC_LRCK ratio. This status flag is set to “Level Active Mode” and becomes
active during the error condition. See
Default = x
Function:
Indicates an invalid MCLK to ADC_LRCK ratio. This status flag is set to “Level Active Mode” and becomes
active during the error condition. See
Default = x
Function:
Indicates that there is an over-range condition anywhere in the CS42448 ADC signal path of each of the
associated ADC’s. These status flags become active on the arrival of the error condition.
Reserved
Reserved
6
6
Reserved
Reserved
5
5
DAC_CLK Error
Reserved
4
“System Clocking” on page 30
“System Clocking” on page 30
4
ADC_CLK Error
INT1
3
3
ADC3_OVFL
INT0
2
2
for valid clock ratios.
for valid clock ratios.
ADC2_OVFL
Reserved
1
1
CS42448
ADC1_OVFL
Reserved
0
0
51

Related parts for CS42448-DQZR