CS2300P-DZZR Cirrus Logic Inc, CS2300P-DZZR Datasheet - Page 2

no-image

CS2300P-DZZR

Manufacturer Part Number
CS2300P-DZZR
Description
IC General Purpose PLL LCO
Manufacturer
Cirrus Logic Inc
Type
Fanout Distribution, Fractional N Synthesizerr
Datasheets

Specifications of CS2300P-DZZR

Pll
Yes
Input
Clock
Output
Clock
Number Of Circuits
1
Ratio - Input:output
1:2
Differential - Input:output
No/No
Frequency - Max
75MHz
Divider/multiplier
Yes/Yes
Voltage - Supply
3.1 V ~ 3.5 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
10-MSOP, Micro10™, 10-uMAX, 10-uSOP
Frequency-max
75MHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
For Use With
598-1494 - BOARD EVAL GEN PURPOSE PLL
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
DS844PP2
TABLE OF CONTENTS
1. PIN DESCRIPTION ................................................................................................................................. 4
2. TYPICAL CONNECTION DIAGRAM ..................................................................................................... 5
3. CHARACTERISTICS AND SPECIFICATIONS ...................................................................................... 6
4. ARCHITECTURE OVERVIEW ............................................................................................................... 8
5. APPLICATIONS ................................................................................................................................... 10
6. PARAMETER DESCRIPTIONS ........................................................................................................... 20
7. CALCULATING THE USER DEFINED RATIO .................................................................................... 24
8. PROGRAMMING INFORMATION ........................................................................................................ 25
RECOMMENDED OPERATING CONDITIONS .................................................................................... 6
ABSOLUTE MAXIMUM RATINGS ........................................................................................................ 6
DC ELECTRICAL CHARACTERISTICS ................................................................................................ 6
AC ELECTRICAL CHARACTERISTICS ................................................................................................ 7
4.1 Delta-Sigma Fractional-N Frequency Synthesizer ........................................................................... 8
4.2 Hybrid Analog-Digital Phase Locked Loop ...................................................................................... 8
5.1 One Time Programmability ............................................................................................................ 10
5.2 Timing Reference Clock ................................................................................................................. 10
5.3 Frequency Reference Clock Input, CLK_IN ................................................................................... 10
5.4 Output to Input Frequency Ratio Configuration ............................................................................. 13
5.5 PLL Clock Output ........................................................................................................................... 16
5.6 Auxiliary Output .............................................................................................................................. 17
5.7 Mode Pin Functionality ................................................................................................................... 17
5.8 Clock Output Stability Considerations ............................................................................................ 19
5.9 Required Power Up Sequencing for Programmed Devices ........................................................... 19
6.1 Modal Configuration Sets ............................................................................................................... 20
6.2 Ratio 0 - 3 ...................................................................................................................................... 21
6.3 Global Configuration Parameters ................................................................................................... 21
7.1 High Resolution 12.20 Format ....................................................................................................... 24
7.2 High Multiplication 20.12 Format ................................................................................................... 24
5.3.1 CLK_IN Skipping Mode ......................................................................................................... 10
5.3.2 Adjusting the Minimum Loop Bandwidth for CLK_IN ............................................................ 12
5.4.1 User Defined Ratio (RUD) ..................................................................................................... 13
5.4.2 Manual Ratio Modifier (R-Mod) ............................................................................................. 14
5.4.3 Automatic Ratio Modifier (Auto R-Mod) ................................................................................ 14
5.4.4 Effective Ratio (REFF) .......................................................................................................... 15
5.4.5 Ratio Configuration Summary ............................................................................................... 15
5.7.1 M1 and M0 Mode Pin Functionality ....................................................................................... 17
5.7.2 M2 Mode Pin Functionality .................................................................................................... 18
5.8.1 Output Switching ................................................................................................................... 19
5.8.2 PLL Unlock Conditions .......................................................................................................... 19
6.1.1 R-Mod Selection (RModSel[1:0]) ........................................................................................... 20
6.1.2 Auxiliary Output Source Selection (AuxOutSrc[1:0]) ............................................................. 21
6.1.3 Auto R-Modifier Enable (AutoRMod) ..................................................................................... 21
6.3.1 Clock Skip Enable (ClkSkipEn) ............................................................................................. 21
6.3.2 AUX PLL Lock Output Configuration (AuxLockCfg) .............................................................. 22
6.3.3 Enable PLL Clock Output on Unlock (ClkOutUnl) ................................................................. 22
6.3.4 Low-Frequency Ratio Configuration (LFRatioCfg) ................................................................ 22
6.3.5 M2 Pin Configuration (M2Config[2:0]) ................................................................................... 22
6.3.6 Clock Input Bandwidth (ClkIn_BW[2:0]) ................................................................................ 23
5.7.2.1 M2 Configured as Output Disable .............................................................................. 18
5.7.2.2 M2 Configured as R-Mod Enable .............................................................................. 18
5.7.2.3 M2 Configured as Auto R-Mod Enable ...................................................................... 18
5.7.2.4 M2 Configured as AuxOutSrc Override ..................................................................... 18
Confidential Draft
3/18/09
CS2300-OTP
2

Related parts for CS2300P-DZZR