AD9522-2BCPZ Analog Devices Inc, AD9522-2BCPZ Datasheet - Page 10

12- Channel Clock Generator With Int.VCO

AD9522-2BCPZ

Manufacturer Part Number
AD9522-2BCPZ
Description
12- Channel Clock Generator With Int.VCO
Manufacturer
Analog Devices Inc
Type
Clock Generator, Fanout Distributionr
Datasheet

Specifications of AD9522-2BCPZ

Pll
Yes
Input
CMOS, LVDS, LVPECL
Output
CMOS, LVDS
Number Of Circuits
1
Ratio - Input:output
2:12, 2:24
Differential - Input:output
Yes/Yes
Frequency - Max
2.33GHz
Divider/multiplier
Yes/No
Voltage - Supply
3.135 V ~ 3.465 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-LFCSP
Frequency-max
2.2GHz
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9522-2
CLOCK OUTPUT ABSOLUTE PHASE NOISE (INTERNAL VCO USED)
Table 7.
Parameter
LVDS ABSOLUTE PHASE NOISE
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK GENERATION USING INTERNAL VCO)
Table 8.
Parameter
LVDS OUTPUT ABSOLUTE TIME JITTER
CLOCK OUTPUT ABSOLUTE TIME JITTER (CLOCK CLEANUP USING INTERNAL VCO)
Table 9.
Parameter
LVDS OUTPUT ABSOLUTE TIME JITTER
VCO = 2335 MHz; Output = 778.3 MHz
VCO = 2175 MHz; Output = 725 MHz
VCO = 2020 MHz; Output = 673.3 MHz
VCO = 2212 MHz; LVDS = 245.76 MHz; PLL LBW = 55 kHz
VCO = 2212 MHz; LVDS = 122.88 MHz; PLL LBW = 55 kHz
VCO = 2212 MHz; LVDS = 61.44 MHz; PLL LBW = 55 kHz
VCO = 2177 MHz; LVDS = 155.52 MHz; PLL LBW = 1.8 kHz
VCO = 2212 MHz; LVDS = 122.88 MHz; PLL LBW = 1.8 kHz
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
@ 1 kHz Offset
@ 10 kHz Offset
@ 100 kHz Offset
@ 1 MHz Offset
@ 10 MHz Offset
@ 40 MHz Offset
Min
Typ
−59
−90
−115
−133
−147
−150
−61
−92
−117
−135
−148
−150
−63
−94
−119
−136
−149
−150
Rev. 0 | Page 10 of 84
Min
Min
Max
Typ
625
648
210
Typ
171
342
183
350
407
Unit
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
dBc/Hz
Max
Max
Test Conditions/Comments
Internal VCO; VCO divider = 3; LVDS output and for
loop bandwidths < 1 kHz
Unit
fs rms
fs rms
Unit
fs rms
fs rms
fs rms
fs rms
fs rms
fs rms
Test Conditions/Comments
Application example based on a typical
setup where the reference source is jittery,
so a narrower PLL loop bandwidth is used;
reference = 19.44 MHz; R DIV = 162
Integration BW = 12 kHz to 20 MHz
Integration BW = 12 kHz to 20 MHz
Integration BW = 200 kHz to 10 MHz
Integration BW = 200 kHz to 10 MHz
Integration BW = 200 kHz to 10 MHz
Test Conditions/Comments
Application example based on a typical
setup where the reference source is
clean, so a wider PLL loop bandwidth is
used; reference = 15.36 MHz; R DIV = 1
Integration BW = 12 kHz to 20 MHz
Integration BW = 12 kHz to 20 MHz
Integration BW = 12 kHz to 20 MHz

Related parts for AD9522-2BCPZ