AD9269-80EBZ Analog Devices Inc, AD9269-80EBZ Datasheet - Page 26

no-image

AD9269-80EBZ

Manufacturer Part Number
AD9269-80EBZ
Description
A/D Converter Eval. Board
Manufacturer
Analog Devices Inc
Datasheets

Specifications of AD9269-80EBZ

Silicon Manufacturer
Analog Devices
Application Sub Type
ADC
Kit Application Type
Data Converter
Silicon Core Number
AD9269
Kit Contents
Software, Evaluation Board
Number Of Adc's
2
Number Of Bits
16
Sampling Rate (per Second)
80M
Data Interface
Serial, SPI™
Inputs Per Adc
1 Differential
Input Range
2 Vpp
Power (typ) @ Conditions
224.6mW @ 80MSPS
Voltage Supply Source
Analog and Digital
Operating Temperature
-40°C ~ 85°C
Utilized Ic / Part
AD9269
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
AD9269
BUILT-IN SELF-TEST (BIST) AND OUTPUT TEST
The AD9269 includes a built-in test feature that is designed to
enable verification of the integrity of each channel as well as to
facilitate board-level debugging. A built-in self-test (BIST) feature
that verifies the integrity of the digital datapath of the AD9269
is included. Various output test options are also provided to place
predictable values on the outputs of the AD9269.
BUILT-IN SELF-TEST (BIST)
The BIST is a thorough test of the digital portion of the selected
AD9269 signal path. Perform the BIST test after a reset to ensure
that the part is in a known state. During BIST, data from an internal
pseudorandom noise (PN) source is driven through the digital
datapath of both channels, starting at the ADC block output.
At the datapath output, CRC logic calculates a signature from
the data. The BIST sequence runs for 512 cycles and then stops.
When the sequence is complete, the BIST compares the signature
results with a predetermined value. If the signatures match, the
BIST sets Bit 0 in Register 0x24, signifying that the test passed.
If the BIST test failed, Bit 0 in Register 0x24 is cleared. The outputs
are connected during this test, so the PN sequence can be observed
as it runs. Writing the value 0x05 to Register 0x0E runs the BIST.
Rev. 0 | Page 26 of 40
This enables Bit 0 (BIST enable) in Register 0x0E and resets the PN
sequence generator, Bit 2 (BIST init) in Register 0x0E. At the
completion of the BIST, Bit 0 in Register 0x24 is automatically
cleared. The PN sequence can be continued from its last value
by writing a 0 in Bit 2 in Register 0x0E. However, if the PN
sequence is not reset, the signature calculation does not equal the
predetermined value at the end of the test. At that point, the user
must rely on verifying the output data.
OUTPUT TEST MODES
The output test options are described in Table 17 at Address 0x0D.
When an output test mode is enabled, the analog section of the
ADC is disconnected from the digital back end blocks, and the
test pattern is run through the output formatting block. Some of
the test patterns are subject to output formatting, and some are
not. The PN generators from the PN sequence tests can be reset
by setting Bit 4 or Bit 5 in Register 0x0D. These tests can be per-
formed with or without an analog signal (if present, the analog
signal is ignored), but they do require an encode clock. For more
information, see the AN-877 Application Note, Interfacing to High
Speed ADCs via SPI.

Related parts for AD9269-80EBZ