SST49LF016C-33-4C-WHE SILICON STORAGE TECHNOLOGY, SST49LF016C-33-4C-WHE Datasheet - Page 23

MEMORY, FLASH, 16M, SERIAL, 32TSOP

SST49LF016C-33-4C-WHE

Manufacturer Part Number
SST49LF016C-33-4C-WHE
Description
MEMORY, FLASH, 16M, SERIAL, 32TSOP
Manufacturer
SILICON STORAGE TECHNOLOGY
Datasheet

Specifications of SST49LF016C-33-4C-WHE

Memory Size
16Mbit
Clock Frequency
33MHz
Supply Voltage Range
3V To 3.6V
Memory Case Style
TSOP
No. Of Pins
32
Operating Temperature Range
0°C To +70°C
Svhc
No SVHC (18-Jun-2010)
Memory Type
Flash
Memory Configuration
2M X 8
Interface Type
Serial
Rohs Compliant
Yes
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SST49LF016C-33-4C-WHE
Manufacturer:
Microchip Technology
Quantity:
135
16 Mbit LPC Serial Flash
SST49LF016C
AAI Data Load Protocol
TABLE 19: AAI Programming Cycle (initiated with WP#/AAI at V
©2008 Silicon Storage Technology, Inc.
Clock Cycle
1
2
3-9
10
11-266
FIGURE 9: AAI Load Protocol Waveform
(Data Strobe Input)
LFRAME#
WP#/AAI
LAD[3:0]
RY/BY#
Field Name
START
IDSEL
MADDR
MSIZE
DATA
LCLK
LD#
V
H
Start
1 2 3 4 5 6 7 8 9 10 11 12
IDSEL
Field Contents
1110
0000b to 1111b
YYYY
KKKK
ZZZZ
Address
MADDR
MSIZE
LAD[3:0]
IN
IN
IN
IN
IN
Byte 0
DATA
23
DATA
Byte N
Comments
LFRAME# must be active (low) for the part to respond.
Only the last start field (before LFRAME# transitions
high) should be recognized. The START field contents
indicate a Firmware Memory Write cycle. (1110b)
ID works identically to Firmware Memory cycle.
This field indicates which SST49LF016C device
should respond. If the IDSEL (ID select) field matches
the value of ID[3:0], then that particular device will
respond to the whole bus cycle.
These seven clock cycles make up the 28-bit memory
address. YYYY is one nibble of the entire address.
Addresses are transferred most-significant nibble first.
Only bits [20:7] of the total address [27:0] are used for
AAI mode. The rest are “don’t care”.
MSIZE field is don’t care when in AAI mode
Data is transmitted to the device least significant nib-
ble first, from byte 0 to byte 127 as long as the RY/BY#
is high and LD# low. The host will pause the clock and
data stream when RY/BY# goes low until it returns
high, signifying that the chip is ready for more data
DATA
Byte
N+1
H
ONLY)
DATA
Byte
2N
DATA DATA
Byte
126
264
Byte
127
266
S71237-08-000
1237 F08.1
Data Sheet
T19.0 1237
5/08

Related parts for SST49LF016C-33-4C-WHE