MSC7116VF1000 Freescale Semiconductor, MSC7116VF1000 Datasheet - Page 2

no-image

MSC7116VF1000

Manufacturer Part Number
MSC7116VF1000
Description
DSP 16BIT W/DDR CTRLR 400-MAPBGA
Manufacturer
Freescale Semiconductor
Series
MSC711x StarCorer
Type
Fixed Pointr
Datasheet

Specifications of MSC7116VF1000

Interface
Host Interface, I²C, UART
Clock Rate
266MHz
Non-volatile Memory
ROM (8 kB)
On-chip Ram
400kB
Voltage - I/o
3.30V
Voltage - Core
1.20V
Operating Temperature
-40°C ~ 105°C
Mounting Type
*
Package / Case
400-MAPBGA
Device Core Size
16b
Format
Fixed Point
Clock Freq (max)
266MHz
Mips
266
Device Input Clock Speed
266MHz
Ram Size
192KB
Program Memory Size
Not RequiredKB
Operating Supply Voltage (typ)
1.2/2.5/3.3V
Operating Supply Voltage (min)
1.14/2.38/3.14V
Operating Supply Voltage (max)
1.26/2.63/3.47V
Operating Temp Range
-40C to 105C
Operating Temperature Classification
Industrial
Mounting
Surface Mount
Pin Count
400
Package Type
MA-BGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MSC7116VF1000
Manufacturer:
SONY
Quantity:
6 218
Part Number:
MSC7116VF1000
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
1
2
3
4
5
6
7
List of Figures
Figure 1.
Figure 2.
Figure 3.
Figure 4.
Figure 5.
Figure 6.
Figure 7.
2
Pin Assignments . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .4
1.1
1.2
Electrical Characteristics . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
2.1
2.2
2.3
2.4
2.5
Hardware Design Considerations . . . . . . . . . . . . . . . . . . . . . .41
3.1
3.2
3.3
3.4
3.5
Ordering Information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .57
Package Information. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Product Documentation . . . . . . . . . . . . . . . . . . . . . . . . . . . . .58
Revision History . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .59
MAP-BGA Ball Layout Diagrams . . . . . . . . . . . . . . . . . .4
Signal List By Ball Location. . . . . . . . . . . . . . . . . . . . . . .6
Maximum Ratings . . . . . . . . . . . . . . . . . . . . . . . . . . . . .17
Recommended Operating Conditions. . . . . . . . . . . . . .18
Thermal Characteristics . . . . . . . . . . . . . . . . . . . . . . . .19
DC Electrical Characteristics . . . . . . . . . . . . . . . . . . . .19
AC Timings . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .21
Thermal Design Considerations . . . . . . . . . . . . . . . . . .41
Power Supply Design Considerations. . . . . . . . . . . . . .42
Estimated Power Usage Calculations. . . . . . . . . . . . . .49
Reset and Boot . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . .51
DDR Memory System Guidelines . . . . . . . . . . . . . . . . .54
MSC7116 Block Diagram. . . . . . . . . . . . . . . . . . . . . . . 3
MSC7116 Molded Array Process-Ball Grid Array
(MAP-BGA), Top View . . . . . . . . . . . . . . . . . . . . . . . . . 4
MSC7116 Molded Array Process-Ball Grid Array
(MAP-BGA), Bottom View . . . . . . . . . . . . . . . . . . . . . . 5
Timing Diagram for a Reset Configuration Write . . . . 25
DDR DRAM Input Timing Diagram . . . . . . . . . . . . . . 26
DDR DRAM Output Timing Diagram . . . . . . . . . . . . . 27
DDR DRAM AC Test Load. . . . . . . . . . . . . . . . . . . . . 28
Table of Contents
MSC7116 Data Sheet, Rev. 13
Figure 8.
Figure 9.
Figure 10. Ethernet Receive Signal Timing . . . . . . . . . . . . . . . . . 29
Figure 11. Ethernet Receive Signal Timing . . . . . . . . . . . . . . . . . 30
Figure 12. Asynchronous Input Signal Timing . . . . . . . . . . . . . . . 30
Figure 13. Serial Management Channel Timing . . . . . . . . . . . . . 31
Figure 14. Read Timing Diagram, Single Data Strobe . . . . . . . . 33
Figure 15. Read Timing Diagram, Double Data Strobe . . . . . . . . 33
Figure 16. Write Timing Diagram, Single Data Strobe. . . . . . . . . 34
Figure 17. Write Timing Diagram, Double Data Strobe . . . . . . . . 34
Figure 18. Host DMA Read Timing Diagram, HPCR[OAD] = 0 . . 35
Figure 19. Host DMA Write Timing Diagram, HPCR[OAD] = 0 . . 35
Figure 20. I2C Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . . . 36
Figure 21. UART Input Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 22. UART Output Timing . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 23. EE Pin Timing. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 37
Figure 24. EVNT Pin Timing . . . . . . . . . . . . . . . . . . . . . . . . . . . . 38
Figure 25. GPI/GPO Pin Timing . . . . . . . . . . . . . . . . . . . . . . . . . 38
Figure 26. Test Clock Input Timing Diagram . . . . . . . . . . . . . . . . 39
Figure 27. Boundary Scan (JTAG) Timing Diagram . . . . . . . . . . 40
Figure 28. Test Access Port Timing Diagram . . . . . . . . . . . . . . . 40
Figure 29. TRST Timing Diagram . . . . . . . . . . . . . . . . . . . . . . . . 40
Figure 30. Voltage Sequencing Case 1 . . . . . . . . . . . . . . . . . . . . 43
Figure 31. Voltage Sequencing Case 2 . . . . . . . . . . . . . . . . . . . . 44
Figure 32. Voltage Sequencing Case 3 . . . . . . . . . . . . . . . . . . . . 45
Figure 33. Voltage Sequencing Case 4 . . . . . . . . . . . . . . . . . . . . 46
Figure 34. Voltage Sequencing Case 5 . . . . . . . . . . . . . . . . . . . . 47
Figure 35. PLL Power Supply Filter Circuits . . . . . . . . . . . . . . . . 48
Figure 36. SSTL Termination Techniques . . . . . . . . . . . . . . . . . . 54
Figure 37. SSTL Power Value . . . . . . . . . . . . . . . . . . . . . . . . . . . 55
TDM Receive Signals. . . . . . . . . . . . . . . . . . . . . . . . . 28
TDM Transmit Signals . . . . . . . . . . . . . . . . . . . . . . . . 29
Freescale Semiconductor

Related parts for MSC7116VF1000