LIS33DE STMicroelectronics, LIS33DE Datasheet - Page 18

Board Mount Accelerometers MEMS MOTION SENS 3 AXIS 2G/8G SDO NANO

LIS33DE

Manufacturer Part Number
LIS33DE
Description
Board Mount Accelerometers MEMS MOTION SENS 3 AXIS 2G/8G SDO NANO
Manufacturer
STMicroelectronics
Datasheet

Specifications of LIS33DE

Sensing Axis
Triple
Acceleration
2 g, 8 g
Supply Voltage (max)
3.6 V
Supply Voltage (min)
2.16 V
Supply Current
0.3 mA
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Digital Output - Bus Interface
I2C, SPI
Sensitivity
18 mg/digit, 72 mg/digit
Package / Case
LGA-16
Output Type
Digital
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
LIS33DE
Manufacturer:
STMicroelectronics
Quantity:
1 450
Part Number:
LIS33DE
Manufacturer:
ST
Quantity:
20 000
Part Number:
LIS33DETR
Manufacturer:
STMicroelectronics
Quantity:
6 400
Part Number:
LIS33DETR
Manufacturer:
ST
0
Part Number:
LIS33DETR
Manufacturer:
ST
Quantity:
20 000
Company:
Part Number:
LIS33DETR
Quantity:
3 900
Part Number:
LIS33DETR-M
Manufacturer:
ST
0
Part Number:
LIS33DETR-MBB
Manufacturer:
ST
0
Digital interfaces
Table 14.
5.2
18/31
Master
Slave
ST SAD+W
Transfer when Master is receiving (reading) multiple bytes of data from slave
Data are transmitted in byte format (DATA). Each data transfer contains 8 bits. The number
of bytes transferred per transfer is unlimited. Data is transferred with the Most Significant bit
(MSb) first. If a receiver can’t receive another complete byte of data until it has performed
some other function, it can hold the clock line, SCL LOW to force the transmitter into a wait
state. Data transfer only continues when the receiver is ready for another byte and releases
the data line. If a slave receiver doesn’t acknowledge the slave address (i.e. it is not able to
receive because it is performing some real time function) the data line must be left HIGH by
the slave. The Master can then abort the transfer. A LOW to HIGH transition on the SDA line
while the SCL line is HIGH is defined as a STOP condition. Each data transfer must be
terminated by the generation of a STOP (SP) condition.
In order to read multiple bytes, it is necessary to assert the most significant bit of the sub-
address field. In other words, SUB(7) must be equal to 1 while SUB(6-0) represents the
address of first register to be read.
In the presented communication format MAK is master acknowledge and NMAK is No
master acknowledge.
SPI bus interface
The LIS33DE SPI is a bus slave. The SPI allows to write and read the registers of the
device.
The Serial Interface interacts with the outside world with 4 wires: CS, SPC, SDI and SDO.
Figure 6.
CS is the Serial Port Enable and it is controlled by the SPI master. It goes low at the start of
the transmission and goes back high at the end. SPC is the Serial Port Clock and it is
controlled by the SPI master. It is stopped high when CS is high (no transmission). SDI and
SDO are respectively the Serial Port Data Input and Output. Those lines are driven at the
falling edge of SPC and should be captured at the rising edge of SPC.
Both the read register and write register commands are completed in 16 clock pulses or in
multiple of 8 in case of multiple bytes read/write. Bit duration is the time between two falling
edges of SPC. The first bit (bit 0) starts at the first falling edge of SPC after the falling edge
SDO
SPC
SDI
CS
SAK
Read and write protocol
SUB
RW
SAK
MS
AD5 AD4 AD3 AD2 AD1 AD0
SR SAD+R
Doc ID 15596 Rev 1
SAK
DATA
DO7 DO6 DO5 DO4 DO3 DO2 DO1 DO0
DI7 DI6 DI5 DI4 DI3 DI2 DI1 DI0
MAK
DATA
MAK
DATA
NMAK
LIS33DE
SP

Related parts for LIS33DE