AFS250-PQG208 Actel, AFS250-PQG208 Datasheet - Page 34

FPGA - Field Programmable Gate Array 250K System Gates

AFS250-PQG208

Manufacturer Part Number
AFS250-PQG208
Description
FPGA - Field Programmable Gate Array 250K System Gates
Manufacturer
Actel
Datasheet

Specifications of AFS250-PQG208

Processor Series
AFS250
Core
IP Core
Maximum Operating Frequency
1098.9 MHz
Number Of Programmable I/os
93
Data Ram Size
36864
Supply Voltage (max)
1.575 V
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Development Tools By Supplier
AFS-Eval-Kit, AFS-BRD600, FlashPro 3, FlashPro Lite, Silicon-Explorer II, Silicon-Sculptor 3, SI-EX-TCA
Mounting Style
SMD/SMT
Supply Voltage (min)
1.425 V
Number Of Gates
250 K
Package / Case
PQFP-208
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AFS250-PQG208
Manufacturer:
NXP
Quantity:
8 000
Part Number:
AFS250-PQG208
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AFS250-PQG208I
Manufacturer:
MPS
Quantity:
12 000
Part Number:
AFS250-PQG208I
Manufacturer:
Microsemi SoC
Quantity:
10 000
Part Number:
AFS250-PQG208I
Manufacturer:
MICROSEMI/美高森美
Quantity:
20 000
Device Architecture
Table 2-7 • AFS250 Global Resource Timing
Table 2-8 • AFS090 Global Resource Timing
2- 18
Parameter
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a
3. For the derating values at specific junction temperature and voltage supply levels, refer to
Parameter
t
t
t
F
Notes:
1. Value reflects minimum load. The delay is measured from the CCC output to the clock pin of a sequential element
2. Value reflects maximum load. The delay is measured on the clock pin of the farthest sequential element located in a
3. For the derating values at specific junction temperature and voltage supply levels, refer to
RCKL
RCKH
RCKSW
RCKL
RCKH
RCKSW
RMAX
RMAX
located in a lightly loaded row (single element is connected to the global net).
fully loaded row (all available flip-flops are connected to the global net in the row).
located in a lightly loaded row (single element is connected to the global net).
fully loaded row (all available flip-flops are connected to the global net in the row).
Commercial Temperature Range Conditions: T
Commercial Temperature Range Conditions: T
Input Low Delay for Global Clock
Input High Delay for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
Input Low Delay for Global Clock
Input High Delay for Global Clock
Maximum Skew for Global Clock
Maximum Frequency for Global Clock
Description
Description
Min.
0.89
0.88
R e visio n 1
Min.
0.84
0.83
1
J
J
1
–2
–2
= 70°C, Worst-Case VCC = 1.425 V
= 70°C, Worst-Case VCC = 1.425 V
Max.
1.12
1.14
0.26
Max.
1.07
1.10
0.27
2
2
Min.
1.02
1.00
Min.
0.96
0.95
1
–1
1
–1
Max.
1.27
1.30
0.30
Max.
1.21
1.25
0.30
Table 3-7 on page
Table 3-7 on page
2
2
Min.
1.20
1.17
Min.
1.13
1.12
1
Std.
1
Std.
Max.
Max.
1.50
1.53
0.35
1.43
1.47
0.36
3-9.
3-9.
2
2
Units
MHz
MHz
Unit
ns
ns
ns
ns
ns
ns
s

Related parts for AFS250-PQG208