WM8731SEFL Wolfson Microelectronics, WM8731SEFL Datasheet - Page 39

no-image

WM8731SEFL

Manufacturer Part Number
WM8731SEFL
Description
Audio CODECs Stereo Codec with H/P
Manufacturer
Wolfson Microelectronics
Datasheets

Specifications of WM8731SEFL

Number Of Adc Inputs
1
Number Of Dac Outputs
1
Conversion Rate
96 KSPS
Interface Type
Serial (2-Wire, 3-Wire, I2S)
Operating Supply Voltage
- 0.3 V to + 3.63 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
QFN EP
Minimum Operating Temperature
- 40 C
Number Of Channels
2 ADC/2 DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
WM8731SEFL
Manufacturer:
Wolfson Microelectronics
Quantity:
1 940
Part Number:
WM8731SEFL
Manufacturer:
DAEHUNG
Quantity:
18 562
Part Number:
WM8731SEFL/R
Manufacturer:
BCD
Quantity:
50 210
WM8731 / WM8731L
w
ADCDAT lines are always outputs. They power up and return from standby low.
DACDAT is always an input. It is expected to be set low by the audio interface controller when the
WM8731/L is powered off or in standby.
ADCLRC, DACLRC and BCLK can be either outputs or inputs depending on whether the device is
configured as a master or slave. If the device is a master then the DACLRC and BCLK signals are
outputs that default low. If the device is a slave then the DACLRC and BCLK are inputs. It is
expected that these are set low by the audio interface controller when the WM8731/L is powered off
or in standby.
Table 15 Digital Audio Interface Control
Note: If right justified 32 bit mode is selected then the WM8731/L defaults to 24 bits.
0000111
Digital Audio
Interface
Format
REGISTER
ADDRESS
1:0
3:2
4
5
6
7
BIT
FORMAT[1:0]
IWL[1:0]
LRP
LRSWAP
MS
BCLKINV
LABEL
10
10
0
0
0
0
DEFAULT
Audio Data Format Select
11 = DSP Mode, frame sync + 2
data packed words
10 = I
justified
01 = MSB-First, left justified
00 = MSB-First, right justified
Input Audio Data Bit Length Select
11 = 32 bits
10 = 24 bits
01 = 20 bits
00 = 16 bits
DACLRC phase control (in left, right
or I
1 = Right Channel DAC data when
DACLRC high
0 = Right Channel DAC data when
DACLRC low
(opposite phasing in I
or
DSP mode A/B select (in DSP mode
only)
1 = MSB is available on 2nd BCLK
rising edge after DACLRC rising
edge
0 = MSB is available on 1st BCLK
rising edge after DACLRC rising
edge
DAC Left Right Clock Swap
1 = Right Channel DAC Data Left
0 = Right Channel DAC Data Right
Master Slave Mode Control
1 = Enable Master Mode
0 = Enable Slave Mode
Bit Clock Invert
1 = Invert BCLK
0 = Don’t invert BCLK
2
S modes)
2
S Format, MSB-First left-1
DESCRIPTION
PD, Rev 4.8, April 2009
2
S mode)
Production Data
39

Related parts for WM8731SEFL