4313-T-B1_B_ANY Silicon Laboratories Inc, 4313-T-B1_B_ANY Datasheet - Page 21

no-image

4313-T-B1_B_ANY

Manufacturer Part Number
4313-T-B1_B_ANY
Description
WiFi / 802.11 Modules & Development Tools WiFi/802.11 Modules & Development Tools
Manufacturer
Silicon Laboratories Inc
Datasheet

Specifications of 4313-T-B1_B_ANY

Wireless Frequency
315 MHz to 915 MHz
Modulation
FSK, OOK
For Use With/related Products
Si4313
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Add R/W Func/Description
3.2.3. RX State
The RX state may be entered from any of the Idle modes when the rxon bit is set to 1 in 'Register 07h. Operating
Mode and Function Control 1'. A built-in sequencer takes care of all the actions required to transition from one of
the IDLE modes to the RX state. The following sequence of events will occur automatically to get the chip into RX
mode when going from STANDBY mode to RX mode by setting the rxon bit:
1. Enable the main digital LDO and the Analog LDOs.
2. Start up crystal oscillator and wait until ready (controlled by internal timer).
3. Enable PLL.
4. Calibrate VCO (this action is skipped when the vcocal bit is "0", default value is "1").
5. Wait until PLL settles to required receive frequency (controlled by internal timer).
6. Enable receive circuits: LNA, mixers, and ADC.
7. Calibrate ADC (RC calibration).
8. Enable receive mode in the digital modem.
Depending on the configuration of the radio all or some of the following functions will be performed automatically by
the digital modem: AGC, AFC (optional), update status registers, bit synchronization, packet handling (optional)
including sync word, header check, and CRC.
3.2.4. Device Status
The operational status of the Si4313 can be read from the Device Status register, 'Register 02h'
3.3. Interrupts
The Si4313 is capable of generating an interrupt signal when certain events occur. The chip notifies the
microcontroller that an interrupt event has occurred by setting the nIRQ output pin LOW = 0. This interrupt signal
will be generated when any one (or more) of the interrupt events (corresponding to the Interrupt Status bits) shown
below occur. The nIRQ pin will remain low until the microcontroller reads the Interrupt Status Register(s) (Registers
03h-04h) containing the active Interrupt Status bit. The nIRQ output signal will then be reset until the next change in
status is detected. The interrupts must be enabled by the corresponding enable bit in the Interrupt Enable
Registers (Registers 05h-06h). All enabled interrupt bits will be cleared when the microcontroller reads the interrupt
status register. If the interrupt is not enabled when the event then it will not trigger the nIRQ pin, but the status may
still be read at anytime in the Interrupt Status registers.
03
04
05
06
Add
02
R/W Interrupt Enable 1
R/W Interrupt Enable 1 enswdet enpreaval enpreainval
R
R
R/W
R
Interrupt Status 1
Interrupt Status 2
Func/Description
Device Status
iswdet
enfferr
ifferr
D7
Reserved
Reserved
ipreaval
ffovfl
D7
D6
ffunfl
D6
Reserved
Reserved
ipreainval
D5
Rev. 1.0
rxffem
D5
enrxffafull enext Reserved Reserved
irxffafull
enrssi
irssi
Reserved
D4
D4
enwut
iwut
iext
D3
freqerr
D3
Reserved Reserved
enlbd
ilbd
D2
D2
enchiprdy
ichiprdy
cps[1]
Si4313-B1
D1
D1
cps[2]
Reserved
Reserved
D0
enpor
ipor
D0
POR
Def
POR
Def
00h
01h
21

Related parts for 4313-T-B1_B_ANY