S9S08DZ16F1MLC Freescale Semiconductor, S9S08DZ16F1MLC Datasheet - Page 15

IC MCU 8BIT 16KB FLASH 32LQFP

S9S08DZ16F1MLC

Manufacturer Part Number
S9S08DZ16F1MLC
Description
IC MCU 8BIT 16KB FLASH 32LQFP
Manufacturer
Freescale Semiconductor
Series
HCS08r
Datasheet

Specifications of S9S08DZ16F1MLC

Core Processor
HCS08
Core Size
8-Bit
Speed
40MHz
Connectivity
CAN, I²C, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
25
Program Memory Size
16KB (16K x 8)
Program Memory Type
FLASH
Eeprom Size
512 x 8
Ram Size
1K x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 10x12b
Oscillator Type
External
Operating Temperature
-40°C ~ 125°C
Package / Case
32-LQFP
Processor Series
S08D
Core
HCS08
Data Bus Width
8 bit
Data Ram Size
1 KB
Interface Type
I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
26
Operating Supply Voltage
3 V to 5 V
Maximum Operating Temperature
+ 125 C
Mounting Style
SMD/SMT
3rd Party Development Tools
EWS08
Development Tools By Supplier
DEMO9S08DZ60
Minimum Operating Temperature
- 40 C
On-chip Adc
12 bit, 16 Channel
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
S9S08DZ16F1MLC
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
S9S08DZ16F1MLC
Manufacturer:
FREESCALE
Quantity:
20 000
Section Number
12.4 Programmer’s Model of Message Storage .....................................................................................241
12.5 Functional Description ...................................................................................................................250
12.6 Initialization/Application Information ...........................................................................................270
13.1 Introduction ....................................................................................................................................273
13.2 External Signal Description ...........................................................................................................278
13.3 Modes of Operation........................................................................................................................279
13.4 Register Definition .........................................................................................................................279
13.5 Functional Description ...................................................................................................................284
Freescale Semiconductor
12.3.14MSCAN Transmit Error Counter (CANTXERR) ..........................................................239
12.3.15MSCAN Identifier Acceptance Registers (CANIDAR0-7) ............................................239
12.3.16MSCAN Identifier Mask Registers (CANIDMR0–CANIDMR7) .................................240
12.4.1 Identifier Registers (IDR0–IDR3) ...................................................................................244
12.4.2 IDR0–IDR3 for Standard Identifier Mapping .................................................................246
12.4.3 Data Segment Registers (DSR0-7) .................................................................................247
12.4.4 Data Length Register (DLR) ...........................................................................................248
12.4.5 Transmit Buffer Priority Register (TBPR) ......................................................................249
12.4.6 Time Stamp Register (TSRH–TSRL) .............................................................................249
12.5.1 General ............................................................................................................................250
12.5.2 Message Storage .............................................................................................................251
12.5.3 Identifier Acceptance Filter .............................................................................................254
12.5.4 Modes of Operation ........................................................................................................261
12.5.5 Low-Power Options ........................................................................................................262
12.5.6 Reset Initialization ..........................................................................................................268
12.5.7 Interrupts .........................................................................................................................268
12.6.1 MSCAN initialization .....................................................................................................270
12.6.2 Bus-Off Recovery ...........................................................................................................271
13.1.1 Features ...........................................................................................................................275
13.1.2 Block Diagrams ..............................................................................................................275
13.1.3 SPI Baud Rate Generation ..............................................................................................277
13.2.1 SPSCK — SPI Serial Clock ............................................................................................278
13.2.2 MOSI — Master Data Out, Slave Data In ......................................................................278
13.2.3 MISO — Master Data In, Slave Data Out ......................................................................278
13.2.4 SS — Slave Select ...........................................................................................................278
13.3.1 SPI in Stop Modes ..........................................................................................................279
13.4.1 SPI Control Register 1 (SPIC1) ......................................................................................279
13.4.2 SPI Control Register 2 (SPIC2) ......................................................................................280
13.4.3 SPI Baud Rate Register (SPIBR) ....................................................................................281
13.4.4 SPI Status Register (SPIS) ..............................................................................................282
13.4.5 SPI Data Register (SPID) ................................................................................................283
Serial Peripheral Interface (S08SPIV3)
MC9S08DZ60 Series Data Sheet, Rev. 4
Chapter 13
Title
Page
15

Related parts for S9S08DZ16F1MLC