E-TDA7478ADTR STMicroelectronics, E-TDA7478ADTR Datasheet - Page 4

IC DEMODULATOR SGL RDS 16TSSOP

E-TDA7478ADTR

Manufacturer Part Number
E-TDA7478ADTR
Description
IC DEMODULATOR SGL RDS 16TSSOP
Manufacturer
STMicroelectronics
Datasheet

Specifications of E-TDA7478ADTR

Function
Demodulator, Filter
Gain
20dB
Current - Supply
7.5mA
Voltage - Supply
4.5 V ~ 5.5 V
Package / Case
16-SSOP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Noise Figure
-
P1db
-
Lo Frequency
-
Rf Frequency
-
Lead Free Status / Rohs Status
Compliant
TDA7478
Figure 4. RDS timing diagram
3
The RDS (1187.5Hz) output clock on RDCL line is synchronized to the incoming data. According to the internal
PLL lock condition data change can result on the falling or on the rising clock edge. (see Fig. 1)Whichever clock
edge is used by the decoder (rising or falling edge) the data will remain valid for 416.7 µs after the clock transi-
tion.
4
Two different crystal frequencies can be used. The adaption of the internal clock divider to the external crystal
is achieved via the input pin FSEL. See the following table for reference:
Table 6.
A special mode is introduced to reduce EMI. With pin OSEL connected to GND the internal oscillator is switched
off and an external sinusoidal frequency could be applied on OSCIN. The peak to peak voltage of this signal
can be reduced down to 60mV.
In this mode the frequency selection via FSEL is still active.
Suggested values of C1 and C2 are shown in the following table:
Table 7.
4/8
OUTPUT TIMING
OSCILLATOR CONTROLS (FSEL, OSEL)
4.332MHz
8.664MHz
Crystal
4.332MHz
8.664MHz
Crystal
connected to GND or open
connected to Vs
27pF
27pF
C1
FSEL (pin configuration)
47pF
C2
-
CLOCK
LINE
DATA
LINE

Related parts for E-TDA7478ADTR