EA-XPR-002 Embedded Artists, EA-XPR-002 Datasheet - Page 23

no-image

EA-XPR-002

Manufacturer Part Number
EA-XPR-002
Description
BOARD LPCXPRESSO LPC1114
Manufacturer
Embedded Artists
Series
LPCXpressor
Type
MCUr
Datasheets

Specifications of EA-XPR-002

Contents
Board, Software
For Use With/related Products
EA-XPR-021, ARM Cortex-M0
For Use With
EA-XPR-021 - BOARD BASE LPCXPRESSO
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EA-XPR-002
Manufacturer:
Embedded Artists
Quantity:
135
NXP Semiconductors
LPC1111_12_13_14
Product data sheet
7.8.1 Features
7.9.1 Features
7.10 I
7.9 SPI serial I/O controller
Support for RS-485/9-bit mode allows both software address detection and automatic
address detection using 9-bit mode.
The UART includes a fractional baud rate generator. Standard baud rates such as
115200 Bd can be achieved with any crystal frequency above 2 MHz.
The LPC1111/12/13/14 contain two SPI controllers on the LQFP48/PLCC44 packages
and one SPI controller on the HVQFN33 packages (SPI0). Both SPI controllers support
SSP features.
The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can
interact with multiple masters and slaves on the bus. Only a single master and a single
slave can communicate on the bus during a given data transfer. The SPI supports full
duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the
slave and from the slave to the master. In practice, often only one of these data flows
carries meaningful data.
The LPC1111/12/13/14 contain one I
The I
(SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and
can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the
capability to both receive and send information (such as memory). Transmitters and/or
2
C-bus serial I/O controller
Maximum UART data bit rate of 3.125 MBit/s.
16 Byte Receive and Transmit FIFOs.
Register locations conform to 16C550 industry standard.
Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
Built-in fractional baud rate generator covering wide range of baud rates without a
need for external crystals of particular values.
FIFO control mechanism that enables software flow control implementation.
Support for RS-485/9-bit mode.
Support for modem control.
Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National
Semiconductor Microwire buses
Synchronous serial communication
Master or slave operation
8-frame FIFOs for both transmit and receive
4-bit to 16-bit frame
2
C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line
All information provided in this document is subject to legal disclaimers.
Rev. 4 — 10 February 2011
2
C-bus controller.
32-bit ARM Cortex-M0 microcontroller
LPC1111/12/13/14
© NXP B.V. 2011. All rights reserved.
23 of 66

Related parts for EA-XPR-002