MC9S12XA512VAG Freescale Semiconductor, MC9S12XA512VAG Datasheet - Page 944

no-image

MC9S12XA512VAG

Manufacturer Part Number
MC9S12XA512VAG
Description
IC MCU 512K FLASH 144-LQFP
Manufacturer
Freescale Semiconductor
Series
HCS12r
Datasheets

Specifications of MC9S12XA512VAG

Core Processor
HCS12X
Core Size
16-Bit
Speed
80MHz
Connectivity
EBI/EMI, I²C, IrDA, LIN, SCI, SPI
Peripherals
LVD, POR, PWM, WDT
Number Of I /o
119
Program Memory Size
512KB (512K x 8)
Program Memory Type
FLASH
Eeprom Size
4K x 8
Ram Size
32K x 8
Voltage - Supply (vcc/vdd)
2.35 V ~ 5.5 V
Data Converters
A/D 24x10b
Oscillator Type
External
Operating Temperature
-40°C ~ 105°C
Package / Case
144-LQFP
Data Bus Width
16 bit
Data Ram Size
32 KB
Interface Type
CAN, I2C, SCI, SPI
Maximum Clock Frequency
40 MHz
Number Of Programmable I/os
59
Number Of Timers
12
Operating Supply Voltage
0 V to 5.5 V
Maximum Operating Temperature
+ 105 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 40 C
On-chip Adc
2 (10 bit, 24 Channel)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9S12XA512VAG
Manufacturer:
FREESCALE
Quantity:
3 134
Part Number:
MC9S12XA512VAG
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Part Number:
MC9S12XA512VAG
Manufacturer:
FREESCALE
Quantity:
3 134
Chapter 23 DQ256 Port Integration Module (S12XDQ256PIMV2)
23.0.5.44 Port P Interrupt Enable Register (PIEP)
Read: Anytime.
Write: Anytime.
This register disables or enables on a per-pin basis the edge sensitive external interrupt associated with
Port P.
23.0.5.45 Port P Interrupt Flag Register (PIFP)
Read: Anytime.
Write: Anytime.
946
PPSP[7:0]
PIEP[7:0]
Reset
Reset
Field
Field
7–0
7–0
W
W
R
R
PIEP7
PIFP7
Polarity Select Port P
0 Falling edge on the associated port P pin sets the associated flag bit in the PIFP register.A pull-up device is
1 Rising edge on the associated port P pin sets the associated flag bit in the PIFP register.A pull-down device
Interrupt Enable Port P
0 Interrupt is disabled (interrupt flag masked).
1 Interrupt is enabled.
0
0
7
7
connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is used
as input.
is connected to the associated port P pin, if enabled by the associated bit in register PERP and if the port is
used as input.
PIEP6
PIFP6
0
0
6
6
Figure 23-46. Port P Interrupt Enable Register (PIEP)
Figure 23-47. Port P Interrupt Flag Register (PIFP)
Table 23-42. PPSP Field Descriptions
Table 23-43. PIEP Field Descriptions
MC9S12XDP512 Data Sheet, Rev. 2.21
PIEP5
PIFP5
0
0
5
5
PIEP4
PIFP4
0
0
4
4
Description
Description
PIEP3
PIFP3
0
0
3
3
PIEP2
PIFP2
0
0
2
2
Freescale Semiconductor
PIEP1
PIFP1
0
0
1
1
PIEP0
PIFP0
0
0
0
0

Related parts for MC9S12XA512VAG