MC68HC908GR8CDW Freescale Semiconductor, MC68HC908GR8CDW Datasheet - Page 401

no-image

MC68HC908GR8CDW

Manufacturer Part Number
MC68HC908GR8CDW
Description
IC MCU 8K FLASH 8MHZ 28-SOIC
Manufacturer
Freescale Semiconductor
Series
HC08r
Datasheet

Specifications of MC68HC908GR8CDW

Core Processor
HC08
Core Size
8-Bit
Speed
8MHz
Connectivity
SCI, SPI
Peripherals
LVD, POR, PWM
Number Of I /o
17
Program Memory Size
7.5KB (7.5K x 8)
Program Memory Type
FLASH
Ram Size
384 x 8
Voltage - Supply (vcc/vdd)
2.7 V ~ 5.5 V
Data Converters
A/D 6x8b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
28-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
object code — The output from an assembler or compiler that is itself executable machine code,
opcode — A binary code that instructs the CPU to perform an operation.
open-drain — An output that has no pullup transistor. An external pullup device can be
operand — Data on which an operation is performed. Usually a statement consists of an
oscillator — A circuit that produces a constant frequency square wave that is used by the
OTPROM — One-time programmable read-only memory. A nonvolatile type of memory that
overflow — A quantity that is too large to be contained in one byte or one word.
page zero — The first 256 bytes of memory (addresses $0000–$00FF).
parity — An error-checking scheme that counts the number of logic 1s in each byte transmitted.
PC — See “program counter (PC).”
peripheral — A circuit not under direct CPU control.
phase-locked loop (PLL) — A oscillator circuit in which the frequency of the oscillator is
PLL — See "phase-locked loop (PLL)."
pointer — Pointer register. An index register is sometimes called a pointer register because its
polarity — The two opposite logic levels, logic 1 and logic 0, which correspond to two different
polling — Periodically reading a status bit to monitor the condition of a peripheral device.
port — A set of wires for communicating with off-chip devices.
MC68HC908GR8 — Rev 4.0
MOTOROLA
or is suitable for processing to produce executable machine code.
connected to the power supply to provide the logic 1 output voltage.
operator and an operand. For example, the operator may be an add instruction, and the
operand may be the quantity to be added.
computer as a timing and sequencing reference.
cannot be reprogrammed.
In a system that uses odd parity, every byte is expected to have an odd number of logic
1s. In an even parity system, every byte should have an even number of logic 1s. In the
transmitter, a parity generator appends an extra bit to each byte to make the number of
logic 1s odd for odd parity or even for even parity. A parity checker in the receiver counts
the number of logic 1s in each byte. The parity checker generates an error signal if it finds
a byte with an incorrect number of logic 1s.
synchronized to a reference signal.
contents are used in the calculation of the address of an operand, and therefore points to
the operand.
voltage levels, V
DD
and V
Freescale Semiconductor, Inc.
For More Information On This Product,
SS
.
Go to: www.freescale.com
Glossary
Technical Data
Glossary
401

Related parts for MC68HC908GR8CDW