AT91RM9200-QI-002 Atmel, AT91RM9200-QI-002 Datasheet - Page 14

IC ARM9 MCU 208 PQFP

AT91RM9200-QI-002

Manufacturer Part Number
AT91RM9200-QI-002
Description
IC ARM9 MCU 208 PQFP
Manufacturer
Atmel
Series
AT91SAMr

Specifications of AT91RM9200-QI-002

Core Processor
ARM9
Core Size
16/32-Bit
Speed
180MHz
Connectivity
EBI/EMI, Ethernet, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
POR
Number Of I /o
122
Program Memory Size
128KB (128K x 8)
Program Memory Type
ROM
Ram Size
48K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
208-MQFP, 208-PQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Eeprom Size
-
Data Converters
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT91RM9200-QI-002
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT91RM9200-QI-002 SL383
Manufacturer:
Atmel
Quantity:
10 000
6.4
7. Processor and Architecture
7.1
7.2
14
PIO Controller A, B, C and D Lines
ARM920T Processor
Debug and Test
AT91RM9200
All the I/O lines PA0 to PA31, PB0 to PB29, PC0 to PC31 and PD0 to PD27 integrate a program-
mable pull-up resistor of 15 kOhm typical. Programming of this pull-up resistor is performed
independently for each I/O line through the PIO Controllers.
After reset, all the I/O lines default as inputs with pull-up resistors enabled, except those which
are multiplexed with the External Bus Interface signals that must be enabled as peripherals at
reset. This is explicitly indicated in the column "Reset State" of the PIO Controller multiplexing
tables.
8-, 16-, 32-bit Data Bus for Instructions and Data
• ARM9TDMI
• Two instruction sets
• 5-Stage Pipeline Architecture:
• 16-Kbyte Data Cache, 16-Kbyte Instruction Cache
• Write Buffer
• Standard ARMv4 Memory Management Unit (MMU)
• Integrated EmbeddedICE
– ARM High-performance 32-bit Instruction Set
– Thumb High Code Density 16-bit Instruction Set
– Instruction Fetch (F)
– Instruction Decode (D)
– Execute (E)
– Data Memory (M)
– Register Write (W)
– Virtually-addressed 64-way Associative Cache
– 8 words per line
– Write-though and write-back operation
– Pseudo-random or Round-robin replacement
– Low-power CAM RAM implementation
– 16-word Data Buffer
– 4-address Address Buffer
– Software Control Drain
– Access permission for sections
– Access permission for large pages and small pages can be specified separately for
– 16 embedded domains
– 64 Entry Instruction TLB and 64 Entry Data TLB
each quarter of the pages
-based on ARM Architecture v4T
1768MS–ATARM–09-Jul-09

Related parts for AT91RM9200-QI-002