ATSAM3U4EA-AU Atmel, ATSAM3U4EA-AU Datasheet - Page 28

IC MCU 32BIT 256KB FLASH 144LQFP

ATSAM3U4EA-AU

Manufacturer Part Number
ATSAM3U4EA-AU
Description
IC MCU 32BIT 256KB FLASH 144LQFP
Manufacturer
Atmel
Series
SAM3Ur
Datasheets

Specifications of ATSAM3U4EA-AU

Core Processor
ARM® Cortex-M3™
Core Size
32-Bit
Speed
96MHz
Connectivity
EBI/EMI, I²C, MMC, SPI, SSC, UART/USART, USB
Peripherals
Brown-out Detect/Reset, DMA, I²S, POR, PWM, WDT
Number Of I /o
96
Program Memory Size
256KB (256K x 8)
Program Memory Type
FLASH
Ram Size
52K x 8
Voltage - Supply (vcc/vdd)
1.65 V ~ 1.95 V
Data Converters
A/D 8x10b, 8x12b
Oscillator Type
Internal
Operating Temperature
-40°C ~ 85°C
Package / Case
144-LQFP
Processor Series
ATSAM3x
Core
ARM Cortex M3
Data Bus Width
32 bit
Data Ram Size
52 KB
Interface Type
4xUSART, 2xTWI, 5xSPI, Bus
Maximum Clock Frequency
96 MHz
Number Of Programmable I/os
96
Number Of Timers
8
Operating Supply Voltage
1.62 V to 3.6 V
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
3rd Party Development Tools
JTRACE-CM3, AT91SAM3U-EK, MDK-ARM, RL-ARM, ULINK2
Development Tools By Supplier
ATSAM3U-EK
Controller Family/series
SAM3U
No. Of I/o's
96
Ram Memory Size
52KB
Cpu Speed
96MHz
No. Of Timers
3
Rohs Compliant
Yes
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Eeprom Size
-
Lead Free Status / Rohs Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ATSAM3U4EA-AU
Manufacturer:
MITSUBISHI
Quantity:
100
Part Number:
ATSAM3U4EA-AU
Manufacturer:
Atmel
Quantity:
600
Part Number:
ATSAM3U4EA-AU
Manufacturer:
Atmel
Quantity:
10 000
7.6
7.7
28
DMA Controller
Peripheral DMA Controller
SAM3U Series
The DMA controller can handle the transfer between peripherals and memory and so receives
the triggers from the peripherals listed below. The hardware interface numbers are also given in
Table 7-4
Table 7-4.
• Acting as one Matrix Master
• Embeds 4 channels:
• Linked List support with Status Write Back operation at End of Transfer
• Word, HalfWord, Byte transfer support.
• Handles high speed transfer of SPI, SSC and HSMCI (peripheral to memory, memory to
• Memory to memory transfer
• Can be triggered by PWM and T/C which enables to generate waveforms though the
peripheral)
External Bus Interface
TIO Output of TImer
Handles data transfer between peripherals and memories
Nineteen channels
Low bus arbitration overhead
Next Pointer management for reducing interrupt latency requirement
Counter Channel 0
PWM Event Line 0
PWM Event Line 1
– 3 channels with 8 bytes/FIFO for Channel Buffering
– 1 channel with 32 bytes/FIFO for Channel Buffering
– One Master Clock cycle needed for a transfer from memory to peripheral
– Two Master Clock cycles needed for a transfer from peripheral to memory
Instance name
Two for each USART
Two for the UART
Two for each Two Wire Interface
One for the PWM
One for each Analog-to-digital Converter
HSMCI
below.
SSC
SSC
SPI
SPI
DMA Controller
Transmit/Receive
Channel T/R
Transmit
Transmit
Receive
Receive
Trigger
Trigger
Trigger
DMA Channel HW interface
Number
6430DS–ATARM–28-Mar-11
0
1
2
3
4
5
6
7

Related parts for ATSAM3U4EA-AU