AMIS30512C5122G ON Semiconductor, AMIS30512C5122G Datasheet - Page 21

no-image

AMIS30512C5122G

Manufacturer Part Number
AMIS30512C5122G
Description
IC MOTOR DVR MICRO STEP 24SOIC
Manufacturer
ON Semiconductor
Datasheet

Specifications of AMIS30512C5122G

Applications
Stepper Motor Driver, 2 Phase
Number Of Outputs
1
Current - Output
800mA
Voltage - Supply
6 V ~ 30 V
Operating Temperature
-40°C ~ 125°C
Mounting Type
Surface Mount
Package / Case
24-SOIC (7.5mm Width)
Operating Temperature Classification
Automotive
Package Type
SOIC
Operating Supply Voltage (min)
4.75V
Operating Supply Voltage (typ)
5V
Operating Supply Voltage (max)
5.25V
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Voltage - Load
-
Lead Free Status / Rohs Status
Compliant
microcontroller
AMIS−30512. The implemented SPI block is designed to
interface directly with numerous micro−controllers from
several manufacturers. AMIS−30512 acts always as a Slave
and can’t initiate any transmission. The operation of the
device is configured and controlled by means of SPI
registers which are observable for read and/or write from the
Master.
SPI Transfer Format and Pin Signals
(shifted out serially) and received (shifted in serially). A
serial clock line (CLK) synchronizes shifting and sampling
of the information on the two serial data lines (DO and DI).
NOTE:
Transfer Packet:
CMD2 CMD1 CMD0 ADDR4 ADDR3 ADDR2 ADDR1 ADDR0
MSB
The serial peripheral interface (SPI) allows an external
During a SPI transfer, data is simultaneously transmitted
Serial data transfer is assumed to follow MSB first rule. The transfer packet contains one or more bytes.
Command
At the falling edge of the eight clock pulse the data−out shift register is updated with the content of the addressed internal SPI
register. The internal SPI registers are updated at the first rising edge of the AMIS−30512 system clock when CSB = High
Command and SPI Register Address
CLK
# CLK cycle
DO
CS
DI
(Master)
BYTE 1
MSB
MSB
to
SPI Register Address
1
communicate
Figure 16. Timing Diagram of a SPI Transfer
6
6
2
Figure 17. SPI Transfer Packet
5
5
3
http://onsemi.com
SPI Interface
with
4
4
LSB
4
21
3
3
MSB
DO signal is the output from the Slave (AMIS−30512), and
DI signal is the output from the Master. A chip select line
(CSB) allows individual selection of a Slave SPI device in
a multiple−slave system. The CSB line is active low. If
AMIS−30512 is not selected, DO is pulled up with the
external pull up resistor. Since AMIS−30512 operates as a
Slave in MODE 0 (CPOL = 0; CPHA = 0) it always clocks
data out on the falling edge and samples data in on rising
edge of clock. The Master SPI port must be configured in
MODE 0 too, to match this operation. The SPI clock idles
low between the transferred bytes.
diagram since CLK, DO and DI pins are directly connected
between the Master and the Slave.
D7
5
The diagram below is both a Master and a Slave timing
2
2
D6
6
1
1
D5
7
LSB
LSB
D4
Ï Ï Ï Ï Ï
Ï Ï Ï Ï Ï
Ï Ï Ï Ï
Ï Ï Ï Ï
BYTE 2
Data
8
D3
D2
D1
LSB
D0

Related parts for AMIS30512C5122G