M95040-WMN6T STMicroelectronics, M95040-WMN6T Datasheet - Page 13

IC EEPROM 4KBIT 10MHZ 8SOIC

M95040-WMN6T

Manufacturer Part Number
M95040-WMN6T
Description
IC EEPROM 4KBIT 10MHZ 8SOIC
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95040-WMN6T

Format - Memory
EEPROMs - Serial
Memory Type
EEPROM
Memory Size
4K (512 x 8)
Speed
10MHz
Interface
SPI, 3-Wire Serial
Voltage - Supply
2.5 V ~ 5.5 V
Operating Temperature
-40°C ~ 85°C
Package / Case
8-SOIC (3.9mm Width)
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
497-1945-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95040-WMN6T
Manufacturer:
ST
0
Part Number:
M95040-WMN6T-Q
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/KSR
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/Q
Manufacturer:
ST
0
Part Number:
M95040-WMN6T/Q(WQ)
Manufacturer:
ST
0
Part Number:
M95040-WMN6TP
Manufacturer:
ST
Quantity:
310
Part Number:
M95040-WMN6TP
Manufacturer:
ST
Quantity:
20 000
Part Number:
M95040-WMN6TP
0
Company:
Part Number:
M95040-WMN6TP
Quantity:
10 000
Company:
Part Number:
M95040-WMN6TP
Quantity:
35 419
Company:
Part Number:
M95040-WMN6TP
Quantity:
79
Part Number:
M95040-WMN6TP/S
Manufacturer:
ST
Quantity:
20 000
M95040, M95020, M95010
4
4.1
4.2
Operating features
Hold condition
The Hold (HOLD) signal is used to pause any serial communications with the device without
resetting the clocking sequence.
During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data
Input (D) and Serial Clock (C) are Don’t Care.
To enter the Hold condition, the device must be selected, with Chip Select (S) low.
Normally, the device is kept selected, for the whole duration of the Hold condition.
Deselecting the device while it is in the Hold condition, has the effect of resetting the state of
the device, and this mechanism can be used if it is required to reset any processes that had
been in progress.
The Hold condition starts when the Hold (HOLD) signal is driven low at the same time as
Serial Clock (C) already being low (as shown in
The Hold condition ends when the Hold (HOLD) signal is driven high at the same time as
Serial Clock (C) already being low.
Figure 5
with Serial Clock (C) being low.
Figure 5.
Status register
Figure 6
register contains a number of control bits and status bits, as shown in
description of the Status register bits, see
HOLD
C
also shows what happens if the rising and falling edges are not timed to coincide
shows the position of the Status register in the control logic of the device. This
Hold condition activation
Doc ID 6512 Rev 8
Condition
Hold
Section 6.3: Read Status Register
Figure
5).
Condition
Hold
Table
Operating features
5. For a detailed
(RDSR).
AI02029D
13/43

Related parts for M95040-WMN6T