AT49LH00B4-33JC Atmel, AT49LH00B4-33JC Datasheet - Page 18

IC FLASH 4MBIT 33MHZ 32PLCC

AT49LH00B4-33JC

Manufacturer Part Number
AT49LH00B4-33JC
Description
IC FLASH 4MBIT 33MHZ 32PLCC
Manufacturer
Atmel
Datasheet

Specifications of AT49LH00B4-33JC

Format - Memory
FLASH
Memory Type
FLASH
Memory Size
4M (512K x 8)
Speed
33MHz
Interface
Parallel
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
0°C ~ 85°C
Package / Case
32-PLCC
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
AT49LH00B4-33JC
Manufacturer:
ATMEL
Quantity:
975
Part Number:
AT49LH00B4-33JC
Manufacturer:
Atmel
Quantity:
10 000
Part Number:
AT49LH00B4-33JC SL383
Manufacturer:
Atmel
Quantity:
10 000
8. Response to Invalid FWH/LPC Fields
8.1
8.1.1
8.1.2
8.1.3
8.2
8.2.1
9. Bus Abort
18
FWH Cycles
LPC Cycles
AT49LH00B4
ID mismatch
Address out of range
Invalid MSIZE field
Address out of range
During FWH/LPC operations, the device will not explicitly indicate that it has received invalid
field sequences. The response to specific invalid fields or sequences is as follows:
If the IDSEL field does not match ID[3:0], then the device will ignore the FWH cycle. The device
will then enter standby mode when the FWH4/LFRAME pin is brought high and no internal oper-
ation is in progress. The FWH/LAD[3:0] pins will also be placed in a high-impedance state.
The FWH address sequences is seven fields long (28 bits), but only the last six address fields
(A23 - A0) will be decoded. Therefore, address bits A27 - A24 will be ignored. In addition,
because of the device density, address bits A23 and A21 - A19 will be ignored. Address bit A22
is used to determine whether reads or writes to the device will be directed to the memory array
(A22 = 1) or to the register space (A22 = 0).
If the device receives an invalid size field during a read or write operation, the internal state
machine will reset and no operation will be attempted. The device will generate no response of
any kind in this situation. Invalid size fields for a read or write cycle are anything but 0000b. In
addition, when accessing register space, invalid field sizes are anything but 0000b.
Once valid START, IDSEL, and MSIZE fields are received, the device will always respond to
subsequent inputs as if they were valid. As long as the states of FWH/LAD[3:0] and
FWH4/LFRAME are known, the response of the device to signals received during the FWH
cycle should be predictable. The device will make no attempt to check the validity of incoming
Flash operation commands.
The LPC address sequences is eight fields long (32 bits), but only the last six address fields
(A23 - A0) will be decoded. Therefore, address bits A31 - A24 will be ignored. Address bits A22
- A19 will be decoded based on the strapping values on the ID[3:0] pins. Address bit A23 is used
to determine whether reads or writes to the device will be directed to the memory array (A23 = 1)
or to the register space (A23 = 0).
Once valid START and CYCTYPE + DIR fields are received, the device will always respond to
subsequent inputs as if they were valid. As long as the states of FWH/LAD[3:0] and
FWH4/LFRAME are known, the response of the device to signals received during the LPC cycle
should be predictable. The device will make no attempt to check the validity of incoming Flash
operation commands.
The Bus Abort operation can be used to immediately abort the current bus operation. A Bus
Abort occurs when FWH4/LFRAME is driven low for one or more clock cycles after the start of a
bus cycle. The memory will place the FWH/LAD[3:0] pins in a high-impedance state, and the
3379C–FLASH–3/05

Related parts for AT49LH00B4-33JC