FT313HL-R FTDI, FT313HL-R Datasheet - Page 38

no-image

FT313HL-R

Manufacturer Part Number
FT313HL-R
Description
USB Interface IC USB High Speed USB Host Controller IC
Manufacturer
FTDI
Datasheet

Specifications of FT313HL-R

Rohs
yes
Product
USB 2.0
Data Rate
480 Mbps
Interface Type
USB
Operating Supply Voltage
1.62 V to 3.63 V
Operating Supply Current
35 mA
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Package / Case
LQFP-64
Minimum Operating Temperature
- 40 C

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
FT313HL-R
Manufacturer:
FTDI, Future Technology Devices International Ltd
Quantity:
10 000
Bit
2
1
0
Table 5-25 HC interrupt status register
5.5 USB testing registers
5.5.1 TESTMODE register (address = 50h)
This register allows the firmware to set the DP and DM pins to predetermined states for testing purposes.
Once force one test mode on host, must use test device on port connection.
Note: Only one bit can be set to logic 1 at a time. After writing to this register, need add 150ns delay
before writing this register again. The registers 70h and 74h both have same operation.
Bit
[31:5]
4
3
2
Name
REMOTEWKINT
_EN
DMAEOTINT_EN
SOFINT_EN
MSOFINT_EN
Name
Reserved
TST_LOOPBK
Reserved
TST_PKT
Copyright © 2012 Future Technology Devices International Limited
Type
RO
R/W
RO
R/W
Type
R/W
R/W
R/W
FT313H USB2.0 HS Host Controller Datasheet Version 1.1
Default value
27’b0
1’b0
1’b0
1’b0
Default value
1’b0
1’b0
1’b0
Description
-
Turn on the loop back mode. When this bit is
set to ‘1’, the host controller will enter the loop
back mode.
-
TEST_PACKET
After entering the high speed and writing 1’b1
to this bit, users should command the DMA by
the test parameter setting registers (0x70h
and 0x74h) to move the packet data defined
Description
Control the INT generation when the host
controller supports remote wake up
0: No INT will be generated when remote
wake up occurred.
1: INT will be asserted when remote wake up
occurred.
DMA EOT interrupt enable
Control assertion of INT on the DMA transfer
completion
0: No INT will be generated when a DMA
transfer is completed.
1: INT will be asserted when a DMA transfer is
completed.
SOF interrupt enable
Control the INT generation at every SOF
occurrence
0: No INT will be generated on SOF.
1: INT will be asserted at every SOF.
uSOF interrupt enable
Control the INT generation at every uSOF
occurrence
0: No INT will be generated on uSOF.
1: INT will be asserted at every uSOF.
Document No.: FT_000589
Clearance No.: FTDI# 318
38

Related parts for FT313HL-R