M95320-DRMC6TG STMicroelectronics, M95320-DRMC6TG Datasheet - Page 19

no-image

M95320-DRMC6TG

Manufacturer Part Number
M95320-DRMC6TG
Description
EEPROM 32Kb SPI bus EEPROM 20 MHz 4kB
Manufacturer
STMicroelectronics
Datasheet

Specifications of M95320-DRMC6TG

Rohs
yes

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M95320-DRMC6TG
Manufacturer:
ST
0
M95320-W M95320-R M95320-DF
6.3
6.3.1
6.3.2
6.3.3
Read Status Register (RDSR)
The Read Status Register (RDSR) instruction is used to read the Status Register. The
Status Register may be read at any time, even while a Write or Write Status Register cycle
is in progress. When one of these cycles is in progress, it is recommended to check the
Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible
to read the Status Register continuously, as shown in
Figure 9.
The status and control bits of the Status Register are as follows:
WIP bit
The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write
Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0, no such
cycle is in progress.
WEL bit
The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.
When set to 1, the internal Write Enable Latch is set. When set to 0, the internal Write
Enable Latch is reset, and no Write or Write Status Register instruction is accepted.
The WEL bit is returned to its reset state by the following events:
BP1, BP0 bits
The Block Protect (BP1, BP0) bits are non volatile. They define the size of the area to be
software-protected against Write instructions. These bits are written with the Write Status
Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set
to 1, the relevant memory area (as defined in
(WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the
Hardware Protected mode has not been set.
S
C
D
Q
Power-up
Write Disable (WRDI) instruction completion
Write Status Register (WRSR) instruction completion
Write (WRITE) instruction completion
Read Status Register (RDSR) sequence
0
High Impedance
1
2
Instruction
3
4
5
Doc ID 5711 Rev 15
6
7
MSB
7
8
6
Status Register Out
9 10 11 12 13 14 15
5
4
Table
3
2
2) becomes protected against Write
Figure
1
0
MSB
7
9.
6
Status Register Out
5
4
3
2
1
Instructions
0
7
AI02031E
19/46

Related parts for M95320-DRMC6TG