ZL30131GGG ZARLINK [Zarlink Semiconductor Inc], ZL30131GGG Datasheet - Page 4

no-image

ZL30131GGG

Manufacturer Part Number
ZL30131GGG
Description
OC-192/STM-64 SONET/SDH/10GbE Network Interface Synchronizer
Manufacturer
ZARLINK [Zarlink Semiconductor Inc]
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ZL30131GGG2
Manufacturer:
CORTINA
Quantity:
6
Company:
Part Number:
ZL30131GGG2
Quantity:
200
Company:
Part Number:
ZL30131GGG2
Quantity:
200
Serial Interface
APLL Loop Filter
JTAG and Test
Pin #
G1
G2
C6
H4
E2
F1
E3
F3
F2
A6
B6
K2
K3
J2
J4
cs_b_asel0
filter_ref0
filter_ref1
apll_filter
sck_scl
si_sda
i2c_en
Name
trst_b
asel1
asel2
int_b
tdo
tck
so
tdi
Type
I/O
I/B
I/B
O
I
I
I
O
I
O
I
I
A
A
A
I
u
u
u
u
u
u
Clock for Serial Interface (LVCMOS). Serial interface clock. When i2c_en = 0,
this pin acts as the sck pin for the serial interface. When i2c_en = 1, this pin acts
as the scl pin (bidirectional) for the I
Serial Interface Input (LVCMOS). Serial interface data pin. When i2c_en = 0,
this pin acts as the si pin for the serial interface. When i2c_en = 1, this pin acts as
the sda pin (bidirectional) for the I
Serial Interface Output (LVCMOS). Serial interface data output. When i2c_en =
0, this pin acts as the so pin for the serial interface. When i2c_en = 1, this pin is
unused and should be left unconnected.
Chip Select for SPI/Address Select 0 for I
pin acts as the chip select pin (active low) for the serial interface. When i2c_en =
1, this pin acts as the asel0 pin for the I
Address Select 1 for I
asel1 pin for the I
in use.
Address Select 2 for I
asel2 pin for the I
in use.
Interrupt Pin (LVCMOS). Indicates a change of device status prompting the
processor to read the enabled interrupt service registers (ISR). This pin is an
open drain, active low and requires an external pulled-up to Vdd.
I
low, the SPI interface is enabled. Internally pull-up to Vdd.
External Analog PLL Loop Filter terminal.
Analog PLL External Loop Filter Reference.
Analog PLL External Loop Filter Reference.
Test Serial Data Out (Output). JTAG serial data is output on this pin on the
falling edge of tck. This pin is held in high impedance state when JTAG scan is
not enabled.
Test Serial Data In (Input). JTAG serial test instructions and data are shifted in
on this pin. This pin is internally pulled up to Vdd. If this pin is not used then it
should be left unconnected.
Test Reset (LVCMOS). Asynchronously initializes the JTAG TAP controller by
putting it in the Test-Logic-Reset state. This pin should be pulsed low on power-
up to ensure that the device is in the normal functional state. This pin is internally
pulled up to Vdd. If this pin is not used then it should be connected to GND.
Test Clock (LVCMOS): Provides the clock to the JTAG test logic. If this pin is not
used then it should be pulled down to GND.
2
C Interface Enable (LVCMOS). If set high, the I
Zarlink Semiconductor Inc.
ZL30131
2
2
C interface. Internally pulled up to Vdd. Leave open when not
C interface. Internally pulled up to Vdd. Leave open when not
7
2
2
C (LVCMOS). When i2c_en = 1, this pin acts as the
C (LVCMOS). When i2c_en = 1, this pin acts as the
2
Description
C interface.
2
C interface.
2
C interface.
2
C (LVCMOS). When i2c_en = 0, this
2
C interface is enabled, if set
Short Form Data Sheet

Related parts for ZL30131GGG