XR20V2172IL64 EXAR [Exar Corporation], XR20V2172IL64 Datasheet - Page 35

no-image

XR20V2172IL64

Manufacturer Part Number
XR20V2172IL64
Description
TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO AND RS232 TRANSCEIVER
Manufacturer
EXAR [Exar Corporation]
Datasheet
REV. P1.0.1
EFCR[1] = Receiver Disable
UART will stop receiving data immediately once this bit is set to a Logic 1. Any data that is being received in
the TSR will be received correctly and sent to the RX FIFO.
EFCR[0]: Reserved
This bit is reserved and should remain at a logic 0.
These registers make-up the value of the baud rate divisor. The concatenation of the contents of DLM and
DLL is a 16-bit value is then added to DLD[3:0]/16 to achieve the fractional baud rate divisor. DLD must be
enabled via EFR bit-4 before it can be accessed.
FRACTIONAL DIVISOR” ON PAGE 11.
DLD[5:4]: Sampling Rate Select
These bits select the data sampling rate. By default, the data sampling rate is 16X. The maximum data rate will
double if the 8X mode is selected and will quadruple if the 4X mode is selected. See
DLD[7:6]: Reserved
Enhanced features are enabled or disabled using this register. Bit 0-3 provide single or dual consecutive
character software flow control selection (see
are selected, the double 8-bit words are concatenated into two sequential characters. Caution: note that
whenever changing the TX or RX flow control bits, always reset all bits back to logic 0 (disable) before
programming a new setting.
4.20
4.21
Logic 0 = Receiver is enabled
Logic 1 = Receiver is disabled
Baud Rate Generator Registers (DLL, DLM and DLD[3:0]) - Read/Write
Enhanced Feature Register (EFR)
DLD[5]
0
0
1
TWO CHANNEL I2C/SPI UART WITH 64-BYTE FIFO AND RS232 TRANSCEIVER
T
ABLE
14: S
Table
PRELIMINARY
SEE”PROGRAMMABLE BAUD RATE GENERATOR WITH
AMPLING
DLD[4]
15). When the Xon1 and Xon2 and Xoff1 and Xoff2 modes
35
X
0
1
R
ATE
S
ELECT
Table 14
S
AMPLING
16X
8X
4X
XR20V2172
R
below.
ATE

Related parts for XR20V2172IL64