mt9htf12872az Micron Semiconductor Products, mt9htf12872az Datasheet - Page 6

no-image

mt9htf12872az

Manufacturer Part Number
mt9htf12872az
Description
1gb X72, Sr, Ecc 240-pin Ddr2 Sdram Udimm
Manufacturer
Micron Semiconductor Products
Datasheet
General Description
Serial Presence-Detect EEPROM Operation
PDF: 09005aef83b961d6/Source: 09005aef83b96204
HTF9C128x72AZ.fm - Rev. A 7/09 EN
The MT9HTF12872AZ DDR2 SDRAM modules are high-speed, CMOS dynamic random
access 1GB memory modules organized in a x72 configuration. These modules use 1Gb
DDR2 SDRAM devices with eight internal banks.
DDR2 SDRAM modules use double data rate architecture to achieve high-speed opera-
tion. The double data rate architecture is essentially a 4n-prefetch architecture with an
interface designed to transfer two data words per clock cycle at the I/O pins. A single
read or write access for the DDR2 SDRAM module effectively consists of a single 4n-bit-
wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding
n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.
A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for
use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM
device during READs and by the memory controller during WRITEs. DQS is edge-
aligned with data for READs and center-aligned with data for WRITEs.
DDR2 SDRAM modules operate from a differential clock (CK and CK#); the crossing of
CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Clock,
control, command, and address signals are registered at every positive edge of CK. Input
data is registered on both edges of DQS, and output data is referenced to both edges of
DQS, as well as to both edges of CK.
DDR2 SDRAM modules incorporate serial presence-detect. The SPD data is stored in a
256-byte EEPROM. The first 128 bytes are programmed by Micron to identify the module
type and various SDRAM organizations and timing parameters. The remaining 128 bytes
of storage are available for use by the customer. System READ/WRITE operations
between the master (system logic) and the slave EEPROM device occur via a standard
I
which provide eight unique DIMM/EEPROM addresses. Write protect (WP) is tied to V
permanently disabling hardware write protection.
2
C bus using the DIMM’s SCL (clock) and SDA (data) signals, together with SA[2:0],
1GB (x72, SR, ECC) 240-Pin DDR2 SDRAM UDIMM
6
Micron Technology, Inc., reserves the right to change products or specifications without notice.
General Description
©2003 Micron Technology, Inc. All rights reserved.
SS
,

Related parts for mt9htf12872az