k4t1g084qq Samsung Semiconductor, Inc., k4t1g084qq Datasheet - Page 22

no-image

k4t1g084qq

Manufacturer Part Number
k4t1g084qq
Description
1gb Q-die Ddr2 Sdram Specification
Manufacturer
Samsung Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
k4t1g084qq-HCE6
Manufacturer:
SAMSUNG
Quantity:
3 500
Part Number:
k4t1g084qq-HCE7
Manufacturer:
SAMSUNG
Quantity:
12 380
Part Number:
k4t1g084qq-HCF7
Manufacturer:
SAMSUNG
Quantity:
2 000
Part Number:
k4t1g084qq-HCF7
Manufacturer:
SAMSUNG
Quantity:
12 390
Part Number:
k4t1g084qq-HCF8
Manufacturer:
SAMSUNG
Quantity:
12 395
Company:
Part Number:
k4t1g084qq-HYE6
Quantity:
170
K4T1G084QQ
K4T1G164QQ
14.0 General notes, which may apply for all AC parameters
K4T1G044QQ
1. DDR2 SDRAM AC timing reference load
Figure 1 represents the timing reference load used in defining the relevant timing parameters of the part. It is not intended to be either a precise repre
sentation of the typical system environment or a depiction of the actual load presented by a production tester. System designers will use IBIS or other
simulation tools to correlate the timing reference load to a system environment. Manufacturers will correlate to their production test conditions (generally
a coaxial transmission line terminated at the tester electronics).
2. Slew Rate Measurement Levels
a) Output slew rate for falling and rising edges is measured between VTT - 250 mV and VTT + 250 mV for single ended signals. For differential signals
b) Input slew rate for single ended signals is measured from Vref(dc) to VIH(ac),min for rising edges and from Vref(dc) to VIL(ac),max for falling edges.
c) VID is the magnitude of the difference between the input voltage on CK and the input voltage on CK, or between DQS and DQS for differential strobe.
3. DDR2 SDRAM output slew rate test load
Output slew rate is characterized under the test conditions as shown in Figure 2.
signals is the crosspoint of the true (e.g. DQS) and the complement (e.g. DQS) signal.
The output timing reference voltage level for single ended signals is the crosspoint with VTT. The output timing reference voltage level for differential
For differential signals (e.g. CK - CK) slew rate for rising edges is measured from CK - CK = - 250 mV to CK - CK = + 500 mV (+ 250 mV to - 500 mV
(e.g. DQS - DQS) output slew rate is measured between DQS - DQS = - 500 mV and DQS - DQS = + 500 mV. Output slew rate is guaranteed by
design, but is not necessarily tested on each device.
for falling edges).
VDDQ
DUT
VDDQ
RDQS, RDQS
DUT
DQS, DQS
Figure 2 - Slew Rate Test Load
RDQS
RDQS
DQ
DQS
DQS
DQ
Output
Figure 1 - AC Timing Reference Load
Output
Test point
Timing
reference
point
22 of 44
25
25
V
TT
V
= V
TT
= V
DDQ
DDQ
/2
/2
Rev. 1.03 February 2008
DDR2 SDRAM

Related parts for k4t1g084qq