m36l0t7050t2 Numonyx, m36l0t7050t2 Datasheet - Page 9

no-image

m36l0t7050t2

Manufacturer Part Number
m36l0t7050t2
Description
128 Mbit Multiple Bank, Multi-level, Burst Flash Memory And 32 Mbit 2mb X16 Psram, Multi-chip Package
Manufacturer
Numonyx
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
m36l0t7050t2ZAQ
Manufacturer:
ST
0
Part Number:
m36l0t7050t2ZAQF
Manufacturer:
ST
Quantity:
5 861
Part Number:
m36l0t7050t2ZAQF
Manufacturer:
ST
0
Part Number:
m36l0t7050t2ZAQF1
Manufacturer:
ST
0
M36L0T7050T2, M36L0T7050B2
2
2.1
2.2
2.3
2.4
2.5
Signal descriptions
See
connected to this device.
Address Inputs (A0-A22)
Addresses A0-A20 are common inputs for the Flash memory and the PSRAM components.
The other lines (A21-A22) are inputs for the Flash memory component only.
The Address Inputs select the cells in the memory array to access during Bus Read
operations. During Bus Write operations they control the commands sent to the Command
Interface of the Program/Erase Controller in the Flash memory, and they select the cells to
be accessed in the PSRAM.
Data Input/Output (DQ0-DQ15)
In the Flash memory, the Data I/O outputs the data stored at the selected address during a
Bus Read operation or inputs a command or the data to be programmed during a Write Bus
operation.
In the PSRAM DQ0-DQ7 and/or DQ8-DQ15 carry the data to or from the upper and/or lower
part(s) of the selected address during a Write or Read operation, when Upper Byte Enable
(UB
Flash Chip Enable (E
The Chip Enable input activates the memory control logic, input buffers, decoders and
sense amplifiers. When Chip Enable is Low, V
active mode. When Chip Enable is at V
high impedance and the power consumption is reduced to the standby level.
It is not allowed to set E
Flash Output Enable (G
The Output Enable input controls data output during Flash memory Bus Read operations.
Flash Write Enable (W
The Write Enable controls the Bus Write operation of the Flash memories’ Command
Interface. The data and address inputs are latched on the rising edge of Chip Enable or
Write Enable whichever occurs first.
P
Figure 1: Logic diagram
) and/or Lower Byte Enable (LB
F
at V
and
IL,
F
E1
)
F
Table 1: Signal
)
P
F
P
at V
)
) is/are driven Low.
IH
IL
the Flash memory is deselected, the outputs are
and E2
IL
, and Reset is High, V
names, for a brief overview of the signals
P
at V
IH
at the same time.
IH
Signal descriptions
, the device is in
9/22

Related parts for m36l0t7050t2