ak5367 AKM Semiconductor, Inc., ak5367 Datasheet - Page 16

no-image

ak5367

Manufacturer Part Number
ak5367
Description
96khz 24-bit Adc With 0v Bias Selector
Manufacturer
AKM Semiconductor, Inc.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ak5367ACF
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5367AEF-E2
Manufacturer:
AKM
Quantity:
20 000
Company:
Part Number:
ak5367AEF-E2
Quantity:
643
Part Number:
ak5367AEFP-E2
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5367EF
Manufacturer:
AKM
Quantity:
20 000
Part Number:
ak5367EF.
Manufacturer:
AKM
Quantity:
20 000
L
The ADC has a digital high pass filter for DC offset cancellation. The cut-off frequency of the HPF is 1.0Hz
(@fs=48kHz) and scales with sampling rate (fs).
L
The AK5367 is placed in the power-down mode by bringing PDN pin = “L” and the digital filter is also reset at the same
time. This reset should always be done after power-up. At the power-down mode, the VCOM voltage is become VSS1.
After exiting the power-down mode, the Charge pump circuit is powered up, and then Pre-Amp circuit is auto powered up
and an analog initialization cycle
LRCK cycles at slave mode, and 4385 x LRCK cycles at master mode. In the initialization, the both channel of ADC
output is “0” of 2’s complement. After the initialization, the ADC output is settled to the data equal to analog input
signal.(the setting time is same as group delay)
Notes:
MS0694-E-00
(1) 4388/fs at slave mode, 4385/fs at master mode.
(2) Analog output corresponding to digital input has group delay (GD).
(3) ADC output is “0” data at the power-down mode.
(4) Place the AK5367 in power-down mode if MCLK, BICK and LRCK are not present.
(5) Power-up time of Charge Pump Circuit. 260/fs (slave mode), 257/fs (master mode).
Digital High Pass Filter
Power-down
Power Supply
(AVDD, DVDD, CVDD)
Charge Pump
Internal State
CVEE Pin
ADC
Internal State
Pre-amp In
ADC OUT
Clock In
MCLK,LRCK,BICK
PDN
(Analog)
(Digital)
Power-down
Power-down
(3)
0V
power-up
power-up
(5)
starts(Figure
“0”data
Initialize
(1)
-CVDD
Figure 10. Power-down/up sequence example
Idle Noise
GD
10). Therefore, the output data SDTO becomes available after 4388 x
(2)
Normal Operation
Normal Operation
- 16 -
Idle Noise
GD
(2)
Power-down
(4)
Power-down
“0”data
(3)
0V
power-up
power-up
(5)
Initialize
-CVDD
(1)
Normal Operation
Idle Noise
Normal Operation
[AK5367]
GD
(2)
2007/12

Related parts for ak5367