x5163s8zt2 Intersil Corporation, x5163s8zt2 Datasheet - Page 8

no-image

x5163s8zt2

Manufacturer Part Number
x5163s8zt2
Description
Cpu Supervisor With 16kbit Spi Eeprom
Manufacturer
Intersil Corporation
Datasheet
The Write Enable Latch (WEL) bit indicates the Status of
the Write Enable Latch. When WEL = 1, the latch is set
HIGH and when WEL = 0 the latch is reset LOW. The WEL
bit is a volatile, read only bit. It can be set by the WREN
instruction and can be reset by the WRDS instruction.
The block lock bits, BL0 and BL1, set the level of block lock
protection. These nonvolatile bits are programmed using the
WRSR instruction and allow the user to protect one quarter,
one half, all or none of the EEPROM array. Any portion of
the array that is block lock protected can be read but not
written. It will remain protected until the BL bits are altered to
disable block lock protection of that portion of memory.
The Watchdog Timer bits, WD0 and WD1, select the
Watchdog Time Out Period. These nonvolatile bits are
programmed with the WRSR instruction.
REGISTER BITS
BL1
STATUS REGISTER BITS
0
0
1
1
WD1
STATUS
SCK
0
0
SO
CS
SI
BL0
0
1
0
1
HIGH IMPEDANCE
WD0
0
1
0
ARRAY ADDRESSES PROTECTED
1
INSTRUCTION
8
2
$0600-$07FF
$0400-$07FF
$0000-$07FF
3
WATCHDOG TIME OUT
X516X
None
600 milliseconds
4
1.4 seconds
(TYPICAL)
FIGURE 5. READ EEPROM ARRAY SEQUENCE
5
6
7
15
8
X5163, X5165
14
9
16 BIT ADDRESS
10
13
The FLAG bit shows the status of a volatile latch that can be
set and reset by the system using the SFLB and RFLB
instructions. The Flag bit is automatically reset upon power-
up. This flag can be used by the system to determine
whether a reset occurs as a result of a watchdog time out or
power failure.
The nonvolatile WPEN bit is programmed using the WRSR
instruction. This bit works in conjunction with the WP pin to
provide an In-Circuit Programmable ROM function (Table
2). WP is LOW and WPEN bit programmed HIGH disables
all Status Register Write Operations.
In Circuit Programmable ROM Mode
This mechanism protects the block lock and Watchdog bits
from inadvertent corruption.
In the locked state (Programmable ROM Mode) the WP pin
is LOW and the nonvolatile bit WPEN is “1”. This mode
disables nonvolatile writes to the device’s Status Register.
Setting the WP pin LOW while WPEN is a “1” while an
internal write cycle to the Status Register is in progress will
not stop this write operation, but the operation disables
subsequent write attempts to the Status Register.
20
3
STATUS REGISTER BITS
WD1
21
2
1
1
22
1
23
0
MSB
24
7
WD0
25
0
1
6
26
5
DATA OUT
27
4
28
3
WATCHDOG TIME OUT
29
200 milliseconds
2
(TYPICAL)
30
disabled
1
0
June 1, 2006
FN8128.3

Related parts for x5163s8zt2