xc17s100avq44i Xilinx Corp., xc17s100avq44i Datasheet - Page 3

no-image

xc17s100avq44i

Manufacturer Part Number
xc17s100avq44i
Description
Spartan-ii/spartan-iie Family Otp Configuration Proms Xc17s00a
Manufacturer
Xilinx Corp.
Datasheet

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC17S100AVQ44I
Manufacturer:
XILINX
0
Pinout Diagrams
DS078 (v1.8) November 18, 2002
Advance Product Specification
OE/RESET
DATA(D0)
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
OE/RESET
CLK
DATA (D0)
NC
NC
NC
NC
NC
NC
CE
R
1
2
3
4
5
6
7
8
9
10
11
CLK
CE
1
10
2
3
4
5
6
7
8
9
Top View
SO20
1
2
3
4
Top View
VQ44
Top View
PD8/
VO8
20
19
18
17
16
15
14
13
12
11
DS078_05_111502
8
7
6
5
VCC
NC
VCC
NC
NC
NC
NC
NC
NC
GND
DS078_04_111502
33
32
31
30
29
28
27
26
25
24
23
VCC
VCC
NC
GND
DS073_06_101002
Spartan-II/Spartan-IIE Family OTP Configuration PROMs (XC17S00A)
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
NC
www.xilinx.com
1-800-255-7778
Controlling PROMs
Connecting the Spartan device with the PROM:
FPGA Master Serial Mode Summary
The I/O and logic functions of the Configurable Logic Block
(CLB) and their associated interconnections are established
by a configuration program. The program is loaded either
automatically upon power up, or on command, depending
on the state of the Spartan device mode pins. In Master
Serial mode, the Spartan device automatically loads the
configuration program from an external memory. The
XC17S00A PROM has been designed for compatibility with
the Master Serial mode.
Upon power-up or reconfiguration, the Spartan device
enters the Master Serial mode when the mode pins are set
to Master Serial mode. Data is read from the PROM
sequentially on a single data line. Synchronization is pro-
vided by the rising edge of the temporary signal CCLK,
which is generated during configuration.
Master Serial mode provides a simple configuration inter-
face
a clock line are required to configure the Spartan device.
Data from the PROM is read sequentially, accessed via the
internal address and bit counters which are incremented on
every valid rising edge of CCLK.
If the user-programmable, dual-function D
Spartan device is used only for configuration, it must still be
held at a defined level during normal operation. The
Spartan-II/Spartan-IIE
automatically with an on-chip pull-up/down resistor or
keeper circuit.
The DATA output of the PROM drives the D
the lead Spartan device.
The Master Spartan device CCLK output drives the
CLK input of the PROM.
The RESET/OE input of the PROM is connected to the
INIT pin of the Spartan device and a pull-up resistor.
This connection assures that the PROM address
counter is reset before the start of any
(re)configuration, even when a reconfiguration is
initiated by a V
The CE input of the PROM is connected to the DONE
pin of the Spartan device and a pull-up resistor. CE can
also be permanently tied Low, but this keeps the DATA
output active and causes an unnecessary supply
current of 10 mA maximum.
(Figure
1). Only a serial data line, two control lines, and
CC
glitch.
family
takes
care
IN
IN
pin on the
input of
of
this
3

Related parts for xc17s100avq44i