IDT72V291L15PFI IDT, Integrated Device Technology Inc, IDT72V291L15PFI Datasheet - Page 3

no-image

IDT72V291L15PFI

Manufacturer Part Number
IDT72V291L15PFI
Description
IC FIFO SS 32768X36 15NS 64QFP
Manufacturer
IDT, Integrated Device Technology Inc
Series
72Vr
Datasheet

Specifications of IDT72V291L15PFI

Function
Synchronous
Memory Size
1.1M (32K x 36)
Data Rate
67MHz
Access Time
15ns
Voltage - Supply
3 V ~ 3.6 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
64-TQFP, 64-VQFP
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Other names
72V291L15PFI
DESCRIPTION (Continued)
to the data output lines after three transitions of the RCLK signal. A REN does
not have to be asserted for accessing the first word. However, subsequent
words written to the FIFO do require a LOW on REN for access. The state of
the FWFT/SI input during Master Reset determines the timing mode in use.
can provide, the FWFT timing mode permits depth expansion by chaining
FIFOs in series (i.e. the data outputs of one FIFO are connected to the
corresponding data inputs of the next). No external logic is required.
Ready), FF/IR (Full Flag or Input Ready), HF (Half-full Flag), PAE
(Programmable Almost-Empty flag) and PAF (Programmable Almost-Full
flag). The EF and FF functions are selected in IDT Standard mode. The
IR and OR functions are selected in FWFT mode. HF, PAE and PAF are
always available for use, irrespective of timing mode.
point in memory. (See Table 1 and Table 2.) Programmable offsets
determine the flag switching threshold and can be loaded by two methods:
parallel or serial. Two default offset settings are also provided, so that PAE
can be set to switch at 127 or 1,023 locations from the empty boundary and
the PAF threshold can be set at 127 or 1,023 locations from the full
boundary. These choices are made with the LD pin during Master Reset.
of WCLK, are used to load the offset registers via the Serial Input (SI). For
parallel programming, WEN together with LD on each rising edge of
IDT72V281/72V291 3.3V CMOS SUPERSYNC FIFO
65,536 x 9 and 131,072 x 9
FIRST WORD FALL THROUGH/SERIAL INPUT
In FWFT mode, the first word written to an empty FIFO is clocked directly
For applications requiring more data storage capacity than a single FIFO
PAE and PAF can be programmed independently to switch at any
For serial programming, SEN together with LD on each rising edge
These FIFOs have five flag pins, EF/OR (Empty Flag or Output
PROGRAMMABLE ALMOST-FULL (PAF)
FULL FLAG/INPUT READY (FF/IR)
Figure 1. Block Diagram of Single 65,536 x 9 and 131,072 x 9 Synchronous FIFO
WRITE CLOCK (WCLK)
WRITE ENABLE (WEN)
SERIAL ENABLE(SEN)
DATA IN (D
PARTIAL RESET (PRS)
LOAD (LD)
(FWFT/SI)
TM
0
- D
n
)
72V281
72V291
3
IDT
WCLK, are used to load the offset registers via D
each rising edge of RCLK can be used to read the offsets in parallel from Q
regardless of whether serial or parallel offset loading has been selected.
write pointers are set to the first location of the FIFO. The FWFT pin selects
IDT Standard mode or FWFT mode. The LD pin selects either a partial flag
default setting of 127 with parallel programming or a partial flag default
setting of 1,023 with serial programming. The flags are updated according
to the timing mode and default offsets selected.
location of the memory. However, the timing mode, partial flag program-
ming method, and default or programmed offset settings existing before
Partial Reset remain unchanged. The flags are updated according to the
timing mode and offsets in effect. PRS is useful for resetting a device in
mid-operation, when reprogramming partial flags would be undesirable.
than once. A LOW on the RT input during a rising RCLK edge initiates a
retransmit operation by setting the read pointer to the first location of the
memory array.
will automatically power down. Once in the power down state, the standby
supply current consumption is minimized. Initiating any operation (by
activating control inputs) will immediately take the device out of the power
down state.
cron CMOS technology.
MASTER RESET (MRS)
During Master Reset (MRS) the following events occur: The read and
The Partial Reset (PRS) also sets the read and write pointers to the first
The Retransmit function allows data to be reread from the FIFO more
If, at any time, the FIFO is not actively performing an operation, the chip
The IDT72V281/72V291 are fabricated using IDT’s high speed submi-
READ CLOCK (RCLK)
READ ENABLE (REN)
RETRANSMIT (RT)
EMPTY FLAG/OUTPUT READY (EF/OR)
PROGRAMMABLE ALMOST-EMPTY (PAE)
HALF-FULL FLAG (HF)
DATA OUT (Q
OUTPUT ENABLE (OE)
0
- Q
n
COMMERCIAL AND INDUSTRIAL
)
n
. REN together with LD on
TEMPERATURE RANGES
4513 drw 03
n

Related parts for IDT72V291L15PFI