CY7C4245-15JXC Cypress Semiconductor Corp, CY7C4245-15JXC Datasheet - Page 15

IC SYNC FIFO MEM 4KX18 68-PLCC

CY7C4245-15JXC

Manufacturer Part Number
CY7C4245-15JXC
Description
IC SYNC FIFO MEM 4KX18 68-PLCC
Manufacturer
Cypress Semiconductor Corp
Series
CY7Cr
Datasheet

Specifications of CY7C4245-15JXC

Access Time
10ns
Memory Size
72K (4K x 18)
Package / Case
68-PLCC
Function
Synchronous
Data Rate
100MHz
Voltage - Supply
3.3V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Number Of Circuits
2
Data Bus Width
18 bit
Bus Direction
Unidirectional
Timing Type
Synchronous
Organization
4 K x 18
Maximum Clock Frequency
66.7 MHz
Supply Voltage (max)
5.5 V
Supply Voltage (min)
4.5 V
Maximum Operating Current
45 mA
Maximum Operating Temperature
+ 70 C
Minimum Operating Temperature
0 C
Mounting Style
SMD/SMT
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C4245-15JXC
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Part Number:
CY7C4245-15JXCT
Manufacturer:
Cypress Semiconductor Corp
Quantity:
10 000
Switching Waveforms
Notes:
28. PAF offset = m. Number of data words written into FIFO already = 64 − m + 1 for the CY7C4425, 256 − m + 1 for the CY7C4205, 512 − m + 1 for the CY7C4215. 1024
29. PAF is offset = m.
30. 64 − m words in CY7C4425, 256 – m words in CY7C4205, 512 − m words in CY7C4215. 1024 – m words in CY7C4225, 2048 − m words in CY7C4235, and 4096 – m
31. 64 − m + 1 words in CY7C4425, 256 − m + 1 words in CY7C4205, 512 − m + 1 words in CY7C4215, 1024 − m + 1 CY7C4225, 2048 − m + 1 in CY7C4235, and 4096
32. If a write is performed on this rising edge of the write clock, there will be Full – (m–1) words of the FIFO when PAF goes LOW.
33. PAF offset = m.
34. t
− m + 1 for the CY7C4225, 2048 − m + 1 for the CY7C4235, and 4096 − m + 1 for the CY7C4245.
words in CY7C4245.
− m + 1 words in CY7C4245.
and the rising edge of WCLK is less than t
SKEW3
Document Number: 001-45652 Rev. **
RCLK
WCLK
WCLK
PAF
RCLK
WEN
is the minimum time between a rising RCLK and a rising WCLK edge for PAF to change state during that clock cycle. If the time between the edge of RCLK
WEN
REN
PAF
REN
[29]
Figure 16. Programmable Almost Full Flag Timing (applies only in SMODE (SMODE in LOW))
t
CLKH
(continued)
FULL – M + 1 WORDS
SKEW3
IN FIFO
Figure 15. Programmable Almost Full Flag Timing
t
CLKH
, then PAF may not change state until the next WCLK rising edge.
t
ENS
t
ENH
t
CLKL
Note 28
Note 33
Note 32
t
ENS
t
ENH
t
CLKL
t
PAF
t
PAF
t
t
ENS
ENS
FULL − M WORDS
t
SKEW3
FULL − M WORDS
IN FIFO
IN FIFO
t
ENS
[34]
[30]
t
PAF
t
[30]
ENH
CY7C4425/4205/4215
CY7C4225/4235/4245
FULL − M + 1 WORDS
t
IN FIFO
PAFsynch
[31]
Page 15 of 22
[+] Feedback

Related parts for CY7C4245-15JXC