ST72324BK2 STMicroelectronics, ST72324BK2 Datasheet - Page 48

no-image

ST72324BK2

Manufacturer Part Number
ST72324BK2
Description
5V RANGE 8-BIT MCU WITH 8 TO 32K FLASH/ROM, 10-BIT ADC, 4 TIMERS, SPI, SCI INTERFACE
Manufacturer
STMicroelectronics
Datasheet

Specifications of ST72324BK2

Hdflash Endurance
1 kcycle at 55 °C, data retention 40 years at 85 °C
Clock Sources
crystal/ceramic resonator oscillators, int. RC osc. and ext. clock input
4 Power Saving Modes
Slow, Wait, Active-halt, and Halt
Interrupts
7.6
7.6.1
48/193
External interrupts
I/O port interrupt sensitivity
The external interrupt sensitivity is controlled by the IPA, IPB and ISxx bits of the EICR
register
sensitivities.
Each external interrupt source can be generated on four (or five) different events on the pin:
To guarantee correct functionality, the sensitivity bits in the EICR register can be modified
only when the I1 and I0 bits of the CC register are both set to 1 (level 3). This means that
interrupts must be disabled before changing sensitivity.
The pending interrupts are cleared by writing a different value in the ISx[1:0], IPA or IPB bits
of the EICR.
Figure 22. External interrupt control bits
Falling edge
Rising edge
Falling and rising edge
Falling edge and low level
Rising edge and high level (only for ei0 and ei2)
(Figure
PF2
PB4
PA3
PB3
Port F [2:0] interrupts
Port B4 interrupt
Port A3 interrupt
Port B [3:0] interrupts
PFDDR.2
PBDDR.4
PADDR.3
PBDDR.3
PFOR.2
PBOR.4
PAOR.3
PBOR.3
22). This control allows up to four fully independent external interrupt source
IPA BIT
IPB BIT
IS20
IS10
IS20
IS10
Sensitivity
Sensitivity
Sensitivity
Sensitivity
control
control
control
EICR
EICR
control
EICR
EICR
IS21
IS11
IS21
IS11
PF2
PF1
PF0
PB3
PB2
PB1
PB0
ei1 interrupt source
ei3 interrupt source
ei0 interrupt source
ei2 interrupt source
ST72324Bxx

Related parts for ST72324BK2