AD9287 Analog Devices, AD9287 Datasheet - Page 7

no-image

AD9287

Manufacturer Part Number
AD9287
Description
Quad, 8-Bit, 100 MSPS Serial LVDS 1.8 V A/D Converter
Manufacturer
Analog Devices
Datasheet

Specifications of AD9287

Resolution (bits)
8bit
# Chan
4
Sample Rate
100MSPS
Interface
LVDS,Ser
Analog Input Type
Diff-Uni
Ain Range
2 V p-p
Adc Architecture
Pipelined
Pkg Type
CSP
Data Sheet
SWITCHING SPECIFICATIONS
AVDD = 1.8 V, DRVDD = 1.8 V, 2 V p-p differential input, 1.0 V internal reference, AIN = −0.5 dBFS, unless otherwise noted.
Table 4.
Parameter
CLOCK
OUTPUT PARAMETERS
APERTURE
1
2
3
4
See the AN-835 Application Note, Understanding High Speed ADC Testing and Evaluation, at
completed.
Measured on standard FR-4 material.
Can be adjusted via the SPI.
t
SAMPLE
Maximum Clock Rate
Minimum Clock Rate
Clock Pulse Width High (t
Clock Pulse Width Low (t
Propagation Delay (t
Rise Time (t
Fall Time (t
FCO Propagation Delay (t
DCO Propagation Delay (t
DCO to Data Delay (t
DCO to FCO Delay (t
Data to Data Skew
(t
Wake-Up Time (Standby)
Wake-Up Time (Power-Down)
Pipeline Latency
Aperture Delay (t
Aperture Uncertainty (Jitter)
Out-of-Range Recovery Time
DATA-MAX
/16 is based on the number of bits multiplied by 2; delays are based on half duty cycles.
3
− t
1
, 2
F
DATA-MIN
R
) (20% to 80%)
) (20% to 80%)
A
)
)
PD
DATA
3
FRAME
)
)
EL
4
EH
)
)
4
FCO
)
CPD
)
)
4
Temp
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
Full
25°C
25°C
Full
25°C
25°C
25°C
Min
100
2.0
2.0
(t
(t
SAMPLE
SAMPLE
Rev. E | Page 7 of 52
/16) − 300
/16) − 300
www.analog.com
Typ
5
5
2.7
300
300
2.7
t
(t
(t
(t
±50
600
375
8
500
<1
2
FCO
SAMPLE
SAMPLE
SAMPLE
+
/16)
/16)
/16)
for definitions and for details on how these tests were
Max
10
3.5
3.5
(t
(t
±150
SAMPLE
SAMPLE
/16) + 300
/16) + 300
Unit
MSPS
MSPS
ns
ns
ns
ps
ps
ns
ns
ps
ps
ps
ns
μs
CLK cycles
ps
ps rms
CLK cycles
AD9287

Related parts for AD9287