SC28L198A1BE,557 NXP Semiconductors, SC28L198A1BE,557 Datasheet - Page 28

IC UART OCTAL W/FIFO 100-LQFP

SC28L198A1BE,557

Manufacturer Part Number
SC28L198A1BE,557
Description
IC UART OCTAL W/FIFO 100-LQFP
Manufacturer
NXP Semiconductors
Datasheet

Specifications of SC28L198A1BE,557

Features
False-start Bit Detection
Number Of Channels
8
Fifo's
16 Byte
Voltage - Supply
3.3V, 5V
With Auto Flow Control
Yes
With False Start Bit Detection
Yes
With Modem Control
Yes
With Cmos
Yes
Mounting Type
Surface Mount
Package / Case
100-LQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
568-1210
935262731557
SC28L198A1BE

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
SC28L198A1BE,557
Manufacturer:
NXP Semiconductors
Quantity:
10 000
Philips Semiconductors
Table 27. ICR – Interrupt Control Register
This register provides a single 7 bit field called the interrupt
threshold for use by the interrupt arbiter. The field is interpreted as a
single unsigned integer. The interrupt arbiter will not generate an
external interrupt request, by asserting IRQN, unless the value of
the highest priority interrupt exceeds the value of the interrupt
threshold. If the highest bidder in the interrupt arbitration is lower
than the threshold level set by the ICR, the Current Interrupt
Register, CIR, will contain x’00. Refer to the functional description of
interrupt generation for details on how the various interrupt source
bid values are calculated.
Note: While a watch-dog Timer interrupt is pending, the ICR is not
used and only receiver codes are presented for interrupt arbitration.
This allows receivers with very low count values (perhaps below the
threshold value) to win interrupt arbitration without requiring the user
to explicitly lower the threshold level in the ICR. These bits are the
upper seven (7) bits of the interrupt arbitration system. The lower
three (3) bits represent the channel number.
UCIR – Update CIR
A command based upon a decode of address x’8C. ( UCIR is not a
register!) A write (the write data is not important; a “don’t care”) to
this ’register’ causes the Current Interrupt Register to be updated
with the value that is winning interrupt arbitration. The register
would be used in systems that poll the interrupt status registers
rather than wait for interrupts. Alternatively, the CIR is normally
updated during an Interrupt Acknowledge Bus cycle in interrupt
driven systems.
Table 28. CIR – Current Interrupt Register
The Current Interrupt Register is provided to speed up the
specification of the interrupting condition in the Octal UART. The
CIR is updated at the beginning of an interrupt acknowledge bus
cycle or in response to an Update CIR command. (see immediately
above) Although interrupt arbitration continues in the background,
2006 Aug 10
Bit 7
Reserved. Set to 0
Type
00 – other
01 – Transmit
11– Receive w/
errors
10 – Receive w/o
errors
Octal UART for 3.3 V and 5 V supply voltage
Bits 7:6
Current byte count/type
000 – no interrupt
001 – Change of State
010 – Address
Recognition
011 – Xon/Xoff status
100 – Not used
101 – Break change
110, 111 do not occur
Current count code
0 => 9 or less
characters
1 => 10 characters
.
.
5 => 14 characters
6 => 15 characters
7 => 16
(See also GIBCR)
Bits 5:3
Bits 6:0
Upper seven bits of the Arbitration Threshold
Channel number
000 = a
001 = b
010 = c
011 = d
111 = h
000 = a
001 = b
010 = c
011 = d
111 = h
Bits 2:0
28
the current interrupt information remains frozen in the CIR until
another IACKN cycle or Update CIR command occurs. The LSBs of
the CIR provide part of the addressing for various Global Interrupt
registers including the GIBCR, GICR, GITR and the Global RxFIFO
and TxFIFO FIFO. The host CPU need not generate individual
addresses for this information since the interrupt context will remain
stable at the fixed addresses of the Global Interrupt registers until
the CIR is updated. For most interrupting sources, the data
available in the CIR alone will be sufficient to set up a service
routine.
The CIR may be processed as follows:
If CIR[7] = 1, then a receiver interrupt is pending and the count is
CIR[5:3], channel is CIR[2:0]
Else If CIR[6] = 1 then a transmitter interrupt is pending and the
count is CIR[5:3], channel is CIR[2:0]
Else the interrupt is another type, specified in CIR[5:3]
Note: The GIBCR, Global Interrupting Byte Count Register, may be
read to determine an exact character count if 9 or less characters
are indicated in the count field of the CIR.
Table 29. IVR – Interrupt Vector Register
The IVR contains the byte that will be placed on the data bus during
an IACKN cycle when the GCCR bits (2:1) are set to binary ‘01’.
This is the unmodified form of the interrupt vector.
Table 30. Modification of the IVR
The table above indicates how the IVR may be modified by the
interrupting source. The modification of the IVR as it is presented to
the data bus during an IACK cycle is controlled by the setting of the
bits (2:1) in the GCCR (Global Chip Configuration Register)
Table 31. GICR – Global Interrupting Channel
A register associated with the interrupting channel as defined in the
CIR. It contains the interrupting channel code for all interrupts.
Bits 7:0
8 data bits of the Interrupt Vector (IVR)
Bits 7:5
Always contains
bits (7:5) of the IVR
Reserved
Bits 7:3
Register
Bits 4:3
Will be replaced
with current inter-
rupt type if IVC field
of GCCR > 1
Bits 2:0
Channel code
100 = e
101 = f
110 = g
111 = h
Bits 2:0
Replaced with inter-
rupting channel num-
ber if IVC field of
GCCR > 0
SC28L198
Product data sheet
000 = a
001 = b
010 = c
011 = d

Related parts for SC28L198A1BE,557