CY7C1069AV33-12ZC Cypress Semiconductor Corp, CY7C1069AV33-12ZC Datasheet

CY7C1069AV33-12ZC

Manufacturer Part Number
CY7C1069AV33-12ZC
Description
Manufacturer
Cypress Semiconductor Corp
Datasheet

Specifications of CY7C1069AV33-12ZC

Density
16Mb
Access Time (max)
12ns
Sync/async
Asynchronous
Architecture
Not Required
Clock Freq (max)
Not RequiredMHz
Operating Supply Voltage (typ)
3.3V
Address Bus
21b
Package Type
TSOP-II
Operating Temp Range
0C to 70C
Number Of Ports
1
Supply Current
260mA
Operating Supply Voltage (min)
3V
Operating Supply Voltage (max)
3.6V
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Pin Count
54
Word Size
8b
Number Of Words
2M
Lead Free Status / Rohs Status
Not Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CY7C1069AV33-12ZC
Manufacturer:
CYPRESS
Quantity:
31
Features
Cypress Semiconductor Corporation
Document #: 38-05255 Rev. *G
Logic Block Diagram
High Speed
Low Active Power
Operating Voltages of 3.3 ± 0.3V
2.0V Data Retention
Automatic Power Down when deselected
TTL-compatible Inputs and Outputs
Easy Memory Expansion with CE
Available in Pb-free and non Pb-free 54-pin TSOP II, non
Pb-free 60-ball Fine-Pitch Ball Grid Array (FBGA) package
t
990 mW (max.)
AA
= 10, 12 ns
CE
CE
1
2
1
and CE
WE
OE
A
A
A
A
A
A
A
A
A
A
A
A
A
12
10
11
2
1
2
3
9
0
4
5
7
8
6
features
198 Champion Court
Data in Drivers
2048K x 8
DECODER
COLUMN
ARRAY
Functional Description
The CY7C1069AV33 is a high performance CMOS Static RAM
organized as 2,097,152 words by 8 bits. Writing to the device is
accomplished by enabling the chip (by taking CE
HIGH) and Write Enable (WE) inputs LOW.
Reading from the device is accomplished by enabling the chip
(CE
(OE) LOW while forcing the Write Enable (WE) HIGH. See
Table”
modes.
The input/output pins (I/O
impedance state when the device is deselected (CE
CE
Write operation (CE
The CY7C1069AV33 is available in a 54-pin TSOP II package
with center power and ground (revolutionary) pinout and a
60-ball fine-pitch ball grid array (FBGA) package.
2
1
LOW), the outputs are disabled (OE HIGH), or during a
LOW and CE
POWER
DOWN
on page 8 for a complete description of Read and Write
San Jose
2
1
HIGH) as well as forcing the Output Enable
,
LOW, CE
CA 95134-1709
2M x 8 Static RAM
0
through I/O
2
HIGH, and WE LOW).
I/O
I/O
I/O
I/O
I/O
I/O
I/O
I/O
0
1
2
3
4
5
6
7
CY7C1069AV33
Revised October 12, 2009
7
) are placed in a high
1
LOW and CE
408-943-2600
1
HIGH or
“Truth
2
[+] Feedback

Related parts for CY7C1069AV33-12ZC

CY7C1069AV33-12ZC Summary of contents

Page 1

... The input/output pins (I/O impedance state when the device is deselected (CE features CE LOW), the outputs are disabled (OE HIGH), or during Write operation (CE The CY7C1069AV33 is available in a 54-pin TSOP II package with center power and ground (revolutionary) pinout and a 60-ball fine-pitch ball grid array (FBGA) package. Data in Drivers ...

Page 2

... NC pins are not connected on the die. 2. DNU pins have to be left floating or tied to VSS to ensure proper application. Document #: 38-05255 Rev. *G –10 10 275 50 [1, 2] Figure 1. 54-Pin TSOP II Top View I/O I I/O I DNU I/O I I/O I CY7C1069AV33 –12 Unit 12 ns 260 Page 2 [+] Feedback ...

Page 3

... Pin Configuration Document #: 38-05255 Rev. *G [1, 2] Figure 2. 54-Pin TSOP II (Top View CE2 CE1 I I/O 4 I I/O 2 I DNU CY7C1069AV33 Page 3 [+] Feedback ...

Page 4

... IL MAX < 0.3V, Max > V – 0.3V > V – 0.3V, CC < 0.3V Test Conditions T = 25° MHz 3. CY7C1069AV33 [3] ................................ –0. 0.5V CC Ambient V CC Temperature 3.3V ± 0.3V 0°C to +70°C –40°C to +85°C –10 –12 Unit Max Min Max 2.4 V 0.4 0.4 ...

Page 5

... DD time has to be provided initially before a Read/Write operation power are specified with a load capacitance ( Test Loads. Transition is measured ±200 mV , and WE LOW LOW/CE HIGH 1 2 and t HZWE CY7C1069AV33 [5] R1 317 Ω 3.3V OUTPUT R2 5 pF* 351Ω *Including jig and scope (b) 10% Fall time: > ...

Page 6

... Data Hold from Write End HIGH to Low-Z LZWE t WE LOW to High-Z HZWE Document #: 38-05255 Rev. *G [7] Over the Operating Range (continued) –10 Min 7 5 Figure 4. Data Retention Waveform DATA RETENTION MODE 3.0V V > CDR CY7C1069AV33 –12 Unit Max Min Max 3. Page 6 [+] Feedback ...

Page 7

... Notes 13. Device is continuously selected 14 HIGH for Read cycle. 15. Address valid prior to or coincident with CE transition LOW and CE 1 Document #: 38-05255 Rev. *G [13, 14] Figure 5. Read Cycle No OHA t RC DATA VALID 50 transition HIGH. 2 CY7C1069AV33 DATA VALID [14, 15] t HZOE t HZSCE HIGH IMPEDANCE 50 Page 7 [+] Feedback ...

Page 8

... Document #: 38-05255 Rev. *G [16, 17, 18] Controlled SCE PWE SCE PWE t t HZWE SD –I/O Mode 0 7 Power Down Power Down Read All Bits Write All Bits Selected, Outputs Disabled . It is active low. 2 CY7C1069AV33 [16, 17, 18 LZWE Power Standby ( Standby ( Active ( Active ( Active ( Page 8 [+] Feedback ...

Page 9

... Ordering Information Speed (ns) Ordering Code 10 CY7C1069AV33-10ZC CY7C1069AV33-10ZXC CY7C1069AV33-10BAC CY7C1069AV33-10ZXI CY7C1069AV33-10BAI 12 CY7C1069AV33-12ZC CY7C1069AV33-12ZXC CY7C1069AV33-12ZI Package Diagrams Document #: 38-05255 Rev. *G Package Package Type Diagram 51-85160 54-pin TSOP II 54-pin TSOP II (Pb-free) 51-85162 60-ball ( 1.2 mm) FBGA 54-pin TSOP II (Pb-free) 51-85162 60-ball ( 1.2 mm) FBGA 51-85160 54-pin TSOP II ...

Page 10

... Document #: 38-05255 Rev. *G BOTTOM VIEW A1 CORNER DUMMY BALL (0.3) X12 Ø0. Ø0. Ø0.30±0.05(48X 1.875 A 0.75 0.75 1.00 3.75 6.00 B 8.00±0.10 0.15(4X) CY7C1069AV33 DIMENSIONS IN MM PART # STANDARD PKG. BA60A LEAD FREE PKG. BK60A PKG WEIGHT: 0.30 gms 51-85162-*D Page 10 [+] Feedback ...

Page 11

... Document History Page Document Title: CY7C1069AV33 Static RAM Document Number: 38-05255 Submission REV. ECN NO. Date ** 113724 03/27/02 *A 117060 07/31/02 *B 117990 08/30/02 *C 120385 11/13/02 *D 124441 2/25/03 *E 403984 See ECN *F 492137 See ECN *G 2784946 10/12/2009 Document #: 38-05255 Rev. *G Orig. of Description of Change Change NSL ...

Page 12

... Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document #: 38-05255 Rev. *G All products and company names mentioned in this document may be the trademarks of their respective holders. psoc.cypress.com clocks.cypress.com image.cypress.com Revised October 12, 2009 CY7C1069AV33 Page 12 [+] Feedback ...

Related keywords