LH28F800BGN-BL12 Sharp Electronics, LH28F800BGN-BL12 Datasheet - Page 3

no-image

LH28F800BGN-BL12

Manufacturer Part Number
LH28F800BGN-BL12
Description
Manufacturer
Sharp Electronics
Datasheet

Specifications of LH28F800BGN-BL12

Cell Type
NOR
Density
8Mb
Interface Type
Parallel
Boot Type
Bottom
Address Bus
19b
Operating Supply Voltage (typ)
3.3/5V
Operating Temp Range
0C to 70C
Package Type
SOP
Program/erase Volt (typ)
2.7/3.3/5/12V
Sync/async
Asynchronous
Operating Temperature Classification
Commercial
Operating Supply Voltage (min)
2.7/4.5V
Operating Supply Voltage (max)
3.6/5.5V
Word Size
16b
Number Of Words
512K
Supply Current
65mA
Mounting
Surface Mount
Pin Count
44
Lead Free Status / Rohs Status
Not Compliant
BLOCK ORGANIZATION
This product features an asymmetrically-blocked
architecture providing system memory integration.
Each erase block can be erased independently of
the others up to 100 000 times. For the address
locations of the blocks, see the memory map in
Fig. 1.
Boot Blocks : The two boot blocks are intended to
replace a dedicated boot PROM in a micro-
processor or microcontroller-based system. The
boot blocks of 4 k words (4 096 words) feature
hardware controllable write-protection to protect the
crucial microprocessor boot code from accidental
modification. The protection of the boot blocks is
controlled using a combination of the V
pins.
BLOCK DIAGRAM
A
0
-A
18
COUNTER
ADDRESS
ADDRESS
BUFFER
LATCH
INPUT
DECODER
DECODER
Y
X
OUTPUT
BUFFER
PP
and RP#
COMPARATOR
IDENTIFIER
DQ
REGISTER
REGISTER
Y GATING
STATUS
DATA
0
-DQ
MAIN BLOCKS
- 3 -
15
32 k-WORD
15
Parameter Blocks : The boot block architecture
includes parameter blocks to facilitate storage of
frequently update small parameters that would
normally require an EEPROM. By using software
techniques,
EEPROMs can be emulated. Each boot block
component contains six parameter blocks of 4 k
words (4 096 words) each. The parameter blocks
are not write-protectable.
Main Blocks : The reminder is divided into main
blocks for data or code storage. Each 8 M-bit
device contains fifteen 32 k words (32 768 words)
blocks.
BUFFER
INPUT
INTERFACE
COMMAND
MACHINE
the
WRITE
STATE
USER
LH28F800BG-L (FOR SOP)
byte-rewrite
VOLTAGE SWITCH
PROGRAM/ERASE
LOGIC
I/O
functionality
RP#
CE#
WE#
OE#
V
RY/BY#
V
CC
V
GND
PP
CC
of

Related parts for LH28F800BGN-BL12