935263595557 NXP Semiconductors, 935263595557 Datasheet - Page 8

935263595557

Manufacturer Part Number
935263595557
Description
Manufacturer
NXP Semiconductors
Datasheet

Specifications of 935263595557

Lead Free Status / Rohs Status
Compliant
Philips Semiconductors
9397 750 14231
Product data sheet
8.2.1 Clamping
8.2.2 Gain control
The clamp control circuit controls the correct clamping of the analog input signals. The
coupling capacitor is also used to store and filter the clamping voltage. An internal digital
clamp comparator generates the information with respect to clamp-up or clamp-down.
The clamping levels for the two ADC channels are fixed for luminance (120) and
chrominance (256). Clamping time in normal use is set with the HCL pulse on the back
porch of the video signal.
The gain control circuit receives (via the I
amplifiers or controls one of these amplifiers automatically via a built-in Automatic Gain
Control (AGC) as part of the Analog Input Control (AICO). The AGC for luminance is used
to amplify a CVBS or Y signal to the required signal amplitude, matched to the ADCs input
voltage range. The AGC active time is the sync bottom of the video signal.
Signal (white) peak control limits the gain at signal overshoots. The flow charts
(see
voltage variation within the specified range is automatically eliminated by clamp and
automatic gain control.
Fig 4. Analog line with clamp (HCL) and gain range (HSY)
Fig 5. Automatic gain range
Figure 7
and
Figure
(1 V (p-p) 18/56 )
Rev. 03 — 9 May 2005
8) show more details of the AGC. The influence of supply
255
60
1
analog input level
0 dB
3 dB
6 dB
analog line blanking
GAIN
HSY
maximum
minimum
2
range 9 dB
C-bus) the static gain levels for the two analog
TV line
CLAMP
HCL
ADC input level
mhb325
controlled
mgl065
© Koninklijke Philips Electronics N.V. 2005. All rights reserved.
9-bit video input processor
0 dB
SAF7113H
8 of 75

Related parts for 935263595557