CS42526-CQZ Cirrus Logic Inc, CS42526-CQZ Datasheet - Page 32

IC CODEC S/PDIF RCVR 64LQFP

CS42526-CQZ

Manufacturer Part Number
CS42526-CQZ
Description
IC CODEC S/PDIF RCVR 64LQFP
Manufacturer
Cirrus Logic Inc
Type
General Purposer
Datasheets

Specifications of CS42526-CQZ

Package / Case
64-LQFP
Data Interface
Serial
Resolution (bits)
24 b
Number Of Adcs / Dacs
2 / 6
Sigma Delta
Yes
Dynamic Range, Adcs / Dacs (db) Typ
114 / 114
Voltage - Supply, Analog
4.75 V ~ 5.25 V
Voltage - Supply, Digital
3.13 V ~ 5.25 V
Operating Temperature
-10°C ~ 70°C
Mounting Type
Surface Mount
Number Of Adc Inputs
2
Number Of Dac Outputs
6
Conversion Rate
192 KSPS
Interface Type
Serial (SPI)
Resolution
24 bit
Operating Supply Voltage
3.3 V, 5 V
Maximum Operating Temperature
+ 70 C
Mounting Style
SMD/SMT
Minimum Operating Temperature
- 10 C
Number Of Channels
2 ADC/6 DAC
Thd Plus Noise
- 100 dB ADC / - 100 dB DAC
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Lead Free Status / RoHS Status
Lead free / RoHS Compliant, Lead free / RoHS Compliant
Other names
598-1037

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
CS42526-CQZ
Manufacturer:
ADI
Quantity:
426
Part Number:
CS42526-CQZ
Manufacturer:
CRYSTAL
Quantity:
850
Part Number:
CS42526-CQZ
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
Part Number:
CS42526-CQZR
Manufacturer:
Cirrus Logic Inc
Quantity:
10 000
32
4.6.3
SAI_SCLK
SAI_LRCK
CX_SCLK
ADCIN1/2
CX_LRCK
ADCIN1/ADCIN2 Serial Data Format
The two serial data lines which interface to the optional external ADCs, ADCIN1 and ADCIN2, support
only left-justified, 24-bit samples at 64Fs or 128Fs. This interface is not affected by any of the serial port
configuration register bit settings. These serial data lines are used when supporting One-Line Mode of
operation with external ADCs attached. If these signals are not being used, they should be tied together
and wired to GND via a pull-down resistor.
For proper operation, the CS42526 must be configured to select which SCLK/LRCK is being used to clock
the external ADCs. The EXT ADC SCLK bit in register
set accordingly. Set this bit to ‘1’ if the external ADCs are wired using the CODEC_SP clocks. If the ADCs
are wired to use the SAI_SP clocks, set this bit to ‘0’.
Left-Justified Mode, Data Valid on Rising Edge of SCLK
Bits/Sample
MSB
24
-1 -2 -3 -4 -5
Figure 15. ADCIN1/ADCIN2 Serial Audio Format
64, 128 Fs
64 Fs
not supported
+5 +4
Left Channel
SCLK Rate(s)
+3 +2 +1
LSB
Single-Speed Mode, Fs= 32, 44.1, 48 kHz
Double-Speed Mode, Fs= 64, 88.2, 96 kHz
Quad-Speed Mode, Fs= 176.4, 192 kHz
“Misc Control (address 05h)” on page 51
MSB
-1 -2 -3 -4
Notes
+5 +4
Right Channel
+3 +2 +1
LSB
CS42526
DS585F1
must be

Related parts for CS42526-CQZ