MPC8572EPXAVND Freescale Semiconductor, MPC8572EPXAVND Datasheet - Page 18

no-image

MPC8572EPXAVND

Manufacturer Part Number
MPC8572EPXAVND
Description
MPU POWERQUICC III 1023-PBGA
Manufacturer
Freescale Semiconductor
Datasheet

Specifications of MPC8572EPXAVND

Processor Type
MPC85xx PowerQUICC III 32-Bit
Speed
1.5GHz
Voltage
1.1V
Mounting Type
Surface Mount
Package / Case
1023-FCPBGA
Lead Free Status / RoHS Status
Contains lead / RoHS non-compliant
Features
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MPC8572EPXAVND
Manufacturer:
FREFSCAIE
Quantity:
5
Part Number:
MPC8572EPXAVND
Manufacturer:
FREESCAL
Quantity:
263
Part Number:
MPC8572EPXAVND
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Required assertion time of HRESET
Minimum assertion time for SRESET
PLL config input setup time with stable SYSCLK before HRESET
negation
Input setup time for POR configs (other than PLL config) with respect to
negation of HRESET
Input hold time for all POR configs (including PLL config) with respect to
negation of HRESET
Maximum valid-to-high impedance time for actively driven POR configs
with respect to negation of HRESET
Notes:
1. SYSCLK is the primary clock input for the MPC8572E.
2. Reset assertion timing requirements for DDR3 DRAMs may differ.
RESET Initialization
4.5
Note the following eTSEC FIFO mode maximum speed restrictions based on platform (CCB) frequency.
For FIFO GMII modes (both 8 and 16 bit) and 16-bit encoded FIFO mode:
For 8-bit encoded FIFO mode:
4.6
For information on the input clocks of other functional blocks of the platform, such as SerDes and eTSEC,
see the respective sections of this document.
5
Table 9
18
FIFO TX/RX clock frequency <= platform clock (CCB) frequency/4.2
For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency
should be no more than 127 MHz.
FIFO TX/RX clock frequency <= platform clock (CCB) frequency/3.2
For example, if the platform (CCB) frequency is 533 MHz, the FIFO TX/RX clock frequency
should be no more than 167 MHz.
RESET Initialization
describes the AC electrical specifications for the RESET initialization timing.
Platform to eTSEC FIFO Restrictions
Other Input Clocks
MPC8572E PowerQUICC III Integrated Processor Hardware Specifications, Rev. 5
Parameter/Condition
Table 9. RESET Initialization Timing Specifications
Min
100
100
3
4
2
Max
5
Freescale Semiconductor
SYSCLKs
SYSCLKs
SYSCLKs
SYSCLKs
Unit
μs
μs
Notes
2
1
1
1
1

Related parts for MPC8572EPXAVND