XC5VLX110T-1FFG1738C Xilinx Inc, XC5VLX110T-1FFG1738C Datasheet - Page 96

IC FPGA VIRTEX-5 110K 1738FBGA

XC5VLX110T-1FFG1738C

Manufacturer Part Number
XC5VLX110T-1FFG1738C
Description
IC FPGA VIRTEX-5 110K 1738FBGA
Manufacturer
Xilinx Inc
Series
Virtex™-5 LXTr

Specifications of XC5VLX110T-1FFG1738C

Number Of Logic Elements/cells
110592
Number Of Labs/clbs
8640
Total Ram Bits
5455872
Number Of I /o
680
Voltage - Supply
0.95 V ~ 1.05 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
1738-BBGA, FCBGA
Package
1738FCBGA
Family Name
Virtex®-5
Device Logic Units
110592
Typical Operating Supply Voltage
1 V
Maximum Number Of User I/os
680
Ram Bits
5455872
For Use With
HW-V5-ML523-FXT-UNI-G-J - BOARD EVAL FOR VIRTEX-5HW-V5-ML523-FXT-UNI-G - BOARD EVAL FOR VIRTEX-5HW-V5-ML523-UNI-G - EVALUATION PLATFORM VIRTEX-5
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
XC5VLX110T-1FFG1738C
Manufacturer:
Xilinx Inc
Quantity:
10 000
Part Number:
XC5VLX110T-1FFG1738C
Manufacturer:
XILINX
0
Part Number:
XC5VLX110T-1FFG1738CES
Manufacturer:
Xilinx Inc
Quantity:
10 000
Chapter 3: Phase-Locked Loops (PLLs)
Table 3-3: PLL Ports
96
DADDR[4:0]
CLKINSEL
Pin Name
CLKFBIN
CLKIN1
CLKIN2
RST
PLL Ports
Determine the M and D Values
possible output frequencies for the second output frequency. Continue this process until all
the output frequencies are selected.
The constraints used to determine the allowed M and D values are shown in the following
equations:
Determining the input frequency can result in several possible M and D values. The next
step is to determine the optimum M and D values. The starting M value is first determined.
This is based off the VCO target frequency, the ideal operating frequency of the VCO.
The goal is to find the M value closest to the ideal operating point of the VCO. The
minimum D value is used to start the process. The goal is to make D and M values as small
as possible while keeping ƒ
Table 3-3
Input
Input
Input
Input
Input
Input
I/O
summarizes the PLL ports.
General clock input.
Secondary clock input to dynamically switch the PLL reference clock.
Feedback clock input.
Signal controls the state of the input mux, High = CLKIN1, Low = CLKIN2
Asynchronous reset signal. The RST signal is an asynchronous reset for the PLL. The
PLL will synchronously re-enable itself when this signal is released (i.e., PLL re-
enabled). A reset is required when the input clock conditions change (e.g.,
frequency).
The dynamic reconfiguration address (DADDR) input bus provides a
reconfiguration address for the dynamic reconfiguration. When not used, all bits
must be assigned zeros.
M
M
MAX
MIN
D
M
D
MAX
IDEAL
=
MIN
www.xilinx.com
=
rounddown
VCO
roundup
=
=
=
rounddown
as high as possible.
roundup
D
----------------------------------------------- -
MIN
Table 3-4
f
----------------------- -
VCOMIN
D
------------------------------------------------- -
×
f
MAX
Pin Description
------------------------ -
f
IN
f
PFD MAX
IN
f
VCOMAX
----------------------- -
f
PFD MIN
f
IN
×
lists the PLL attributes.
f
f
IN
IN
f
×
VCOMAX
D
MIN
Virtex-5 FPGA User Guide
UG190 (v5.3) May 17, 2010
Equation 3-3
Equation 3-4
Equation 3-5
Equation 3-6
Equation 3-7

Related parts for XC5VLX110T-1FFG1738C