EP1SGX25DF672C5N Altera, EP1SGX25DF672C5N Datasheet - Page 24

IC STRATIX GX FPGA 25K 672-FBGA

EP1SGX25DF672C5N

Manufacturer Part Number
EP1SGX25DF672C5N
Description
IC STRATIX GX FPGA 25K 672-FBGA
Manufacturer
Altera
Series
Stratix® GXr
Datasheet

Specifications of EP1SGX25DF672C5N

Number Of Logic Elements/cells
25660
Number Of Labs/clbs
2566
Total Ram Bits
1944576
Number Of I /o
455
Voltage - Supply
1.425 V ~ 1.575 V
Mounting Type
Surface Mount
Operating Temperature
0°C ~ 85°C
Package / Case
672-FBGA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Number Of Gates
-

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
EP1SGX25DF672C5N
Manufacturer:
ALTERA
Quantity:
3 000
Part Number:
EP1SGX25DF672C5N
Manufacturer:
Altera
Quantity:
10 000
Part Number:
EP1SGX25DF672C5N
Manufacturer:
ALTERA
0
2–14
Stratix GX Device Handbook, Volume 1
Figure 2–10
Figure 2–10. Receiver Input Buffer
Programmable Termination
The programmable termination can be statically set in the Quartus II
software.
termination.
Figure 2–11. Programmable Receiver Termination
If you use external termination, then the receiver must be externally
terminated and biased to 1.1 V.
external termination/biasing circuit.
Input
Pins
Programmable termination
Programmable equalizer
Figure 2–11
Programmable
shows a diagram of the receiver input buffer, which contains:
Termination
50, 60, or 75 Ω
50, 60, or 75 Ω
shows the setup for programmable receiver
Programmable
Figure 2–12
Equalizer
V
CM
shows an example of an
Differential
Altera Corporation
Buffer
Input
Differential
June 2006
Buffer
Input

Related parts for EP1SGX25DF672C5N