Z8937320FSG Zilog, Z8937320FSG Datasheet - Page 24

no-image

Z8937320FSG

Manufacturer Part Number
Z8937320FSG
Description
DSP 20MHZ 80-PQFP
Manufacturer
Zilog
Series
Z893x3r
Type
Fixed Pointr
Datasheet

Specifications of Z8937320FSG

Interface
SPI, 3-Wire Serial
Clock Rate
20MHz
Non-volatile Memory
OTP (16 kB)
On-chip Ram
1kB
Voltage - I/o
5.00V
Voltage - Core
5.00V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
80-MQFP, 80-PQFP
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
Z8937320FSG
Manufacturer:
Zilog
Quantity:
10 000
Z89223/273/323/373
16-Bit Digital Signal Processors with A/D Converter
FUNCTIONAL DESCRIPTION
Instruction Timing.
machine cycle. A multiplication or multiply/accumulate in-
struction requires a single cycle. Long immediate instruc-
tions, and Jump or Call instructions, are executed in two ma-
chine cycles. Specific instruction cycle times are described
in the Instruction Description section.
Multiply/Accumulate.
bit x 16-bit multiply, or multiply/accumulate, in one ma-
chine cycle using the Accumulator and/or both the X and
Y inputs. The multiplier produces a 32-bit result, however,
only the 24 most significant bits are saved for the next in-
struction or accumulation. For operations on very small
numbers where the least significant bits are important, the
data should first be scaled to avoid truncation errors.
All inputs to the multiplier should be fractional two’s-com-
plement, 16-bit binary numbers, which places them in the
range [–1 to 0.9999695]. The result is in 24 bits, so the range
is [–1 to 0.9999999].
If 8000H is loaded into both the X and Y registers, the mul-
tiplication produces an incorrect result. Positive one cannot
be represented in fractional notation, and the multiplier ac-
tually yields the result 8000H x 8000H = 8000H (–1 x –1
= –1). The user should avoid this case to prevent erroneous
results.
A shifter between the P Register and the Multiplier Unit
Output can shift the data by three bits right or no shift.
24
XDATA
Figure 16. Multiplier Block Diagram
•X Register (16)
16
Most instructions are executed in one
P Register (24)
MULTIPLIER
Multiplier Unit
The multiplier can perform a 16-
Shift Unit
24
Output
Y Register (16)
16 MSB
*Options:
No Shift
3 Bits Right
16
DDATA
Data Bus Bank Switch.
X Bus to the DDATA Bus that allows both the X and Y reg-
isters to be loaded with the same operand for a one cycle
squaring operation. The switch is also used to read the X
register.
ALU.
to the output of the 24-bit Accumulator. The other input se-
lects either the Multiplier Unit Output or the 16-bit DDATA
bus (left-justified with zeros in the eight LSBs). The ALU
performs arithmetic, logic, and shift operations.
Hardware Stack.
to the DDATA bus to hold subroutine return addresses or
data. The CALL instruction pushes PC+2 onto the stack,
and the RET instruction pops the contents of the stack to
the PC.
User Inputs and Outputs.
User Inputs, UI0, UI1, and UI2. Pins UI0 and UI1 are con-
nected directly to status register bits S10 and S11, and can
be read, or used as a condition code in any conditional in-
struction. Pins UI0, UI1 and UI2 may also be used to clock
the Counter/Timers. There are two user output bits, UO0
and UO1, which share pins with the timer outputs TMO0
and TMO1 on Port2. When the User Outputs are enabled,
they are the complements of bits S5 and S6 of the Status
Register.
The ALU features two input ports. One is connected
Figure 17. ALU Block Diagram
24
Accumulator (24)
A six-level hardware stack is connected
Multiplier Unit
24
Output
ALU
There is a switch that connects the
24
MUX
The Z893x3 features three
16 MSB
24
DDATA
16
DS000202-DSP0599
ZiLOG

Related parts for Z8937320FSG