ADSP-2191MKSTZ-160 Analog Devices Inc, ADSP-2191MKSTZ-160 Datasheet - Page 25

IC DSP CONTROLLER 16BIT 144LQFP

ADSP-2191MKSTZ-160

Manufacturer Part Number
ADSP-2191MKSTZ-160
Description
IC DSP CONTROLLER 16BIT 144LQFP
Manufacturer
Analog Devices Inc
Series
ADSP-21xxr
Type
Fixed Pointr
Datasheet

Specifications of ADSP-2191MKSTZ-160

Interface
Host Interface, SPI, SSP, UART
Clock Rate
160MHz
Non-volatile Memory
External
On-chip Ram
160kB
Voltage - I/o
3.00V, 3.30V
Voltage - Core
2.50V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
144-LQFP
No. Of Bits
16 Bit
Frequency
160MHz
Supply Voltage
3.3V
Embedded Interface Type
HPI, SPI, UART
No. Of I/o's
16
No. Of Mips
160
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
ADSP-2191MKSTZ-160
Manufacturer:
AD
Quantity:
1 000
Part Number:
ADSP-2191MKSTZ-160
Manufacturer:
Analog Devices Inc
Quantity:
10 000
Part Number:
ADSP-2191MKSTZ-160
Manufacturer:
ADI/亚德诺
Quantity:
20 000
Host Port ALE Mode Write Cycle Timing
Table 15
Address Latch Enable (ALE) mode. For more information on
ACK, Ready, ALE, and ACC mode selection, see the Host port
modes description
Table 15. Host Port ALE Mode Write Cycle Timing
1
2
REV. A
t
Measurement is for the second, third, or fourth byte of a host write transaction. The quantity of bytes to complete a host write transaction is dependent on
NH
Parameter
Switching Characteristics
t
t
t
t
t
Timing Requirements
t
t
t
t
t
t
t
t
t
t
t
at the same time.
the data bus size (8 or 16 bits) and the data type (16 or 24 bits).
WHKS1
WHKS2
WHKH
WHS
WHH
CSAL
ALPW
ALCSW
WCSW
ALW
WCS
HKWD
AALS
ALAH
DWS
WDH
are peripheral bus latencies (n t
and
Figure 14
HWR Asserted to HACK Asserted (Setup, ACK Mode) First
Byte
HWR Asserted to HACK Asserted (Setup, ACK Mode)
HWR Deasserted to HACK Deasserted (Hold, ACK Mode)
HWR Asserted to HACK Asserted (Setup, Ready Mode)
HWR Asserted to HACK Deasserted (Hold, Ready Mode)
First Byte
HCMS or HCIOMS Asserted to HALE Asserted
HALE Asserted Pulsewidth
HALE Deasserted to HCMS or HCIOMS Deasserted
HWR Deasserted to HCMS or HCIOMS Deasserted
HALE Deasserted to HWR Asserted
HWR Deasserted (After Last Byte) to HCMS or
HCIOMS Deasserted (Ready for Next Write)
HACK Asserted to HWR Deasserted (Hold, ACK Mode)
Address Valid to HALE Deasserted (Setup)
HALE Deasserted to Address Invalid (Hold)
Data Valid to HWR Deasserted (Setup)
HWR Deasserted to Data Invalid (Hold)
on Page
describe Host port write operations in
8.
HCLK
); these are internal DSP latencies related to the number of peripheral DMAs attempting to access DSP memory
–25–
2
Min
10
0
0
4
1
0
1
0
1.5
2
4
4
1
ADSP-2191M
Max
5t
10
10
10
5t
HCLK
HCLK
+t
+t
NH
NH
1
1
Unit
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns
ns

Related parts for ADSP-2191MKSTZ-160