MAX194BEWE+ Maxim Integrated Products, MAX194BEWE+ Datasheet - Page 9

IC ADC 14BIT 85KSPS 16-SOIC

MAX194BEWE+

Manufacturer Part Number
MAX194BEWE+
Description
IC ADC 14BIT 85KSPS 16-SOIC
Manufacturer
Maxim Integrated Products
Datasheet

Specifications of MAX194BEWE+

Number Of Bits
14
Sampling Rate (per Second)
85k
Data Interface
QSPI™, Serial, SPI™
Number Of Converters
1
Power Dissipation (max)
80mW
Voltage Supply Source
Analog and Digital, Dual ±
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-SOIC (0.300", 7.50mm Width)
Conversion Rate
85 KSPs
Resolution
14 bit
Maximum Operating Temperature
+ 85 C
Mounting Style
SMD/SMT
Input Voltage
5 V
Minimum Operating Temperature
- 40 C
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
If you read the data bits between conversions, you can
1) count CLK cycles until the end of the conversion, or
2) poll EOC to determine when the conversion is
3) generate an interrupt on EOC’s falling edge.
Note that the MSB conversion result appears at DOUT
after CS goes low but
subsequent SCLK pulse shifts out the next conversion
Figure 5. Gating CONV to Synchronize with CLK
Figure 6. Output Data Format, Reading Data During Conversion (Mode 1)
finished, or
(CASE 1)
(CASE 2)
CONV
DOUT
EOC
CLK
CLK
CS
CASE 1: CLK IDLES LOW, DATA LATCHED ON RISING EDGE (CPOL = 0, CPHA = 0)
CASE 2: CLK IDLES LOW, DATA LATCHED ON FALLING EDGE (CPOL = 0, CPHA = 1)
NOTE: ARROWS ON CLK TRANSITIONS INDICATE LATCHING EDGE
14-Bit, 85ksps ADC with 10µA Shutdown
_______________________________________________________________________________________
START
CONV
CLK
before the first SCLK pulse. Each
B13 FROM PREVIOUS
START
CONVERSION
CONVERSION
t
DV
BEGINS
t
CW
B13
MSB
t
CD
t
CEH
B12
B11
B10
CONV
CLK
bit. The 15th SCLK pulse shifts out the sub-LSB (S0).
Additional clock pulses shift out zeros.
Data is clocked out on SCLK’s falling edge. Clock data
in on SCLK’s rising edge or, for clock speeds above
2.5MHz, on the following falling edge to meet the maxi-
mum SCLK-to-DOUT timing specification (Figure 7).
The maximum SCLK speed is 5MHz. See the Operating
Modes and SPI/QSPI Interfaces section for additional
information. When the conversion clock is near its maxi-
MAX194
LSB
B0
CONVERSION
S1
SUB-LSBs
ENDS
S0
SEE DIGITAL INTERFACE SECTION
t
CEL
B13
t
DH
9

Related parts for MAX194BEWE+