DS3232S#T&R Maxim Integrated Products, DS3232S#T&R Datasheet - Page 6

no-image

DS3232S#T&R

Manufacturer Part Number
DS3232S#T&R
Description
IC RTC W/TCXO 20-SOIC
Manufacturer
Maxim Integrated Products
Type
Clock/Calendar/TCXO/Crystalr
Datasheet

Specifications of DS3232S#T&R

Memory Size
236B
Time Format
HH:MM:SS (12/24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
2.3 V ~ 5.5 V
Operating Temperature
0°C ~ 70°C
Mounting Type
Surface Mount
Package / Case
20-SOIC (7.5mm Width)
Lead Free Status / RoHS Status
Lead free / RoHS Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Company:
Part Number:
DS3232S#T&RDS3232S
Manufacturer:
MAXIM/美信
Quantity:
20 000
Company:
Part Number:
DS3232S#T&RDS3232S#
Manufacturer:
Maxim
Quantity:
458
Company:
Part Number:
DS3232S#T&RDS3232S#
Manufacturer:
Maxim
Quantity:
5 989
Company:
Part Number:
DS3232S#T&RDS3232SN#
Manufacturer:
Maxim
Quantity:
533
Company:
Part Number:
DS3232S#T&RDS3232SN#T&R
Manufacturer:
MAXIM
Quantity:
3 000
Extremely Accurate I
Integrated Crystal and SRAM
WARNING: Negative undershoots below -0.3V while the part is in battery-backed mode may
cause loss of data.
6
Note 2: Limits at -40°C are guaranteed by design and not production tested.
Note 3: All voltages are referenced to ground.
Note 4: I
Note 5: Current is the averaged input current, which includes the temperature conversion current.
Note 6: The RST pin has an internal 50kΩ (nominal) pullup resistor to V
Note 7: After this period, the first clock pulse is generated.
Note 8: A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the V
Note 9: The maximum t
Note 10: A fast-mode device can be used in a standard-mode system, but the requirement t
Note 11: C
Note 12: Minimum operating frequency of the I
Note 13: The parameter t
Note 14: This delay only applies if the oscillator is enabled and running. If the EOSC bit is 1, t
SDA
SCL
NOTE: TIMING IS REFERENCED TO V
_____________________________________________________________________
STOP
to bridge the undefined region of the falling edge of SCL.
is automatically the case if the device does not stretch the low period of the SCL signal. If such a device does stretch the
low period of the SCL signal, it must output the next data bit to the SDA line t
before the SCL line is released.
0V ≤ V
goes high.
CCA
B
t
BUF
—total capacitance of one bus line in pF.
—SCL clocking at max frequency = 400kHz.
START
CC
≤ V
t
HD:STA
CC(MAX)
IL(MAX)
HD:DAT
OSF
t
LOW
AND V
is the period of time the oscillator must be stopped for the OSF flag to be set over the voltage range of
and 2.3V ≤ V
IH(MIN)
needs only to be met if the device does not stretch the low period (t
t
R
.
t
HD:DAT
BAT
2
C interface is imposed by the timeout period.
≤ 3.4V.
t
HIGH
t
F
2
t
SU:DAT
C RTC with
REPEATED
CC
START
Data Transfer on I
.
t
SU:STA
t
HD:STA
R(MAX)
SU:DAT
+ t
REC
SU:DAT
is bypassed and RST immediately
LOW
≥ 250ns must then be met. This
= 1000 + 250 = 1250ns
) of the SCL signal.
t
SP
IH(MIN)
2
C Serial Bus
of the SCL signal)
t
SU:STO

Related parts for DS3232S#T&R