M41T65Q6F STMicroelectronics, M41T65Q6F Datasheet - Page 14

IC RTC SERIAL W/ALARM 16QFN

M41T65Q6F

Manufacturer Part Number
M41T65Q6F
Description
IC RTC SERIAL W/ALARM 16QFN
Manufacturer
STMicroelectronics
Type
Clock/Calendar/Alarmr
Datasheets

Specifications of M41T65Q6F

Memory Size
16B
Time Format
HH:MM:SS:hh (24 hr)
Date Format
YY-MM-DD-dd
Interface
I²C, 2-Wire Serial
Voltage - Supply
1.3 V ~ 4.4 V
Operating Temperature
-40°C ~ 85°C
Mounting Type
Surface Mount
Package / Case
16-QFN
Function
Clock/Calendar/Alarm/Timer Interrupt
Rtc Memory Size
16 Byte
Supply Voltage (max)
4.4 V
Supply Voltage (min)
1.3 V
Maximum Operating Temperature
+ 85 C
Minimum Operating Temperature
- 40 C
Mounting Style
SMD/SMT
Rtc Bus Interface
Serial (2-Wire, I2C)
Supply Current
50 uA
Lead Free Status / RoHS Status
Lead free / RoHS Compliant
Other names
497-3908-2

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
M41T65Q6F
Manufacturer:
VK
Quantity:
3 200
Part Number:
M41T65Q6F
Manufacturer:
ST
0
Part Number:
M41T65Q6F
Manufacturer:
ST
Quantity:
20 000
Operation
2.2
Note:
14/41
Figure 15. Acknowledgement sequence
READ mode
In this mode the master reads the M41T6x slave after setting the slave address (see
Figure 17 on page
acknowledge bit, the word address 'An' is written to the on-chip address pointer. Next the
START condition and slave address are repeated followed by the READ mode control bit
(R/W=1). At this point the master transmitter becomes the master receiver. The data byte
which was addressed will be transmitted and the master receiver will send an acknowledge
bit to the slave transmitter. the address pointer is only incremented on reception of an
acknowledge clock. The M41T6x slave transmitter will now place the data byte at address
An+1 on the bus, the master receiver reads and acknowledges the new byte and the
address pointer is incremented to “An+2.”
This cycle of reading consecutive addresses will continue until the master receiver sends a
STOP condition to the slave transmitter.
The system-to-user transfer of clock data will be halted whenever the address being read is
a clock address (00h to 07h). The update will resume due to a stop condition or when the
pointer increments to any non-clock address (08h-0Fh).
This is true both in READ mode and WRITE mode.
An alternate READ mode may also be implemented whereby the master reads the M41T6x
slave without first writing to the (volatile) address pointer. The first address that is read is the
last one stored in the pointer (see
Figure 16. Slave address location
SCL FROM
MASTER
DATA OUTPUT
BY TRANSMITTER
DATA OUTPUT
BY RECEIVER
15). Following the WRITE mode control bit (R/W=0) and the
START
START
MSB
Doc ID 10397 Rev 14
1
Figure 18 on page
1
1
SLAVE ADDRESS
0
1
2
0
0
15).
0
R/W
A
LSB
8
ACKNOWLEDGEMENT
CLOCK PULSE FOR
M41T62/63/64/65
9
AI00601
AI00602

Related parts for M41T65Q6F