MC9328MXLVP15R2 Freescale, MC9328MXLVP15R2 Datasheet - Page 28

no-image

MC9328MXLVP15R2

Manufacturer Part Number
MC9328MXLVP15R2
Description
Manufacturer
Freescale
Datasheet

Specifications of MC9328MXLVP15R2

Operating Temperature (min)
0C
Operating Temperature (max)
70C
Operating Temperature Classification
Commercial
Mounting
Surface Mount
Lead Free Status / RoHS Status
Compliant

Available stocks

Company
Part Number
Manufacturer
Quantity
Price
Part Number:
MC9328MXLVP15R2
Manufacturer:
Freescale Semiconductor
Quantity:
10 000
Functional Description and Application Information
Table 14. DTACK WAIT Read Cycle DMA Enabled: WSC = 111111, DTACK_SEL=1, HCLK=96MHz (Continued)
4.4.2.3
28
Note:
1. T is the system clock period. (For 96 MHz system clock, T=10.42 ns)
2. OE and EB assertion time is programmable by OEA bit in CS5L register. EB assertion in read cycle will occur only when
EBC bit in CS5L register is clear.
3. Address becomes valid and CS asserts at the start of read access cycle.
4. The external wait input requirement is eliminated when CS5 is programmed to use internal wait state.
Number
Number
12
1
2
3
4
5
6
from i.MXL
OE
Table 15. WAIT Write Cycle without DMA: WSC = 111111, DTACK_SEL=1, HCLK=96MHz
Address
DATABUS
(logic high)
CS5 assertion time
EB assertion time
CS5 pulse width
RW negated before CS5 is negated
RW negated to Address inactive
Wait asserted after CS5 asserted
Wait pulse width
WAIT Write Cycle without DMA
CS5
RW
EB
WAIT
1
2
9
Characteristic
Characteristic
programmable
min 0ns
programmable
min 0ns
Figure 8. WAIT Write Cycle without DMA
11
MC9328MXL Technical Data, Rev. 8
6
3
12
See note 2
See note 2
Minimum
2.5T-3.63
64.22
3T
Minimum
1T
7
3.0 ± 0.3 V
3.0 ± 0.3 V
8
4
10
Maximum
2.5T-1.16
Maximum
1020T
5
Freescale Semiconductor
1020T
Unit
Unit
ns
ns
ns
ns
ns
ns
ns

Related parts for MC9328MXLVP15R2