1892Y-14LFT IDT, Integrated Device Technology Inc, 1892Y-14LFT Datasheet - Page 34

1892Y-14LFT

Manufacturer Part Number
1892Y-14LFT
Description
Manufacturer
IDT, Integrated Device Technology Inc
Datasheet

Specifications of 1892Y-14LFT

Lead Free Status / RoHS Status
Compliant
7.1 Functional Block: Media Independent Interface
ICS1892, Rev. D, 2/26/01
All ICS1892 MII interface signals are fully compliant with the ISO/IEC 8802-3 standard. In addition, the
ICS1892 MIIs can support two data transfer rates: 25 MHz (for 100Base-TX operations) and 2.5 MHz (for
10Base-T operations).
The Media Independent Interface (MII) consists of two primary components:
1. An interface between a MAC (Media Access Control sublayer) and the PHY (that is, the ICS1892). This
2. An interface between the PHY (the ICS1892) and an STA (Station Management entity). The STA-PHY
The ICS1892 Management Register set (discussed in
the following:
Basic Management registers.
As defined in the ISO/IEC 8802-3 standard, these registers include the following:
Extended Management registers.
As defined in the ISO/IEC 8802-3 standard, the ICS1892 supports Extended registers that provide
access to the Organizationally Unique Identifier and all auto-negotiation functionality.
ICS (Vendor-Specific) Management registers.
The ICS1892 provides vendor-specific registers for enhanced PHY operations. Among these is the
QuickPoll Detailed Status Register that provides a comprehensive and consolidated set of real-time PHY
information. Reading the QuickPoll register enables the MAC to obtain comprehensive status data with
a single register access.
– Control Register (register 0), which handles basic device configuration
– Status Register (register 1), which reports basic device capabilities and status
MAC-PHY part of the MII consists of three subcomponents:
a. A synchronous Transmit interface that includes the following signals:
b. A synchronous Receive interface that includes the followings signals:
c. A Media Status or Control interface that consists of a Carrier Sense signal (CRS) and a Collision
part of the MII is a two-wire, Serial Management Interface that consists of the following:
a. A clock (MDC)
b. A synchronous, bi-directional data signal (MDIO) that provides an STA with access to the ICS1892
ICS1892 Data Sheet
Detection signal (COL).
Management Register set
(1) A data nibble, TXD[3:0]
(2) An error indicator, TXER
(3) A delimiter, TXEN
(4) A clock, TXCLK
(1) A data nibble, RXD[3:0]
(2) An error indicator, RXER
(3) A delimiter, RXDV
(4) A clock, RXCLK
© 2000-2001, Integrated Circuit Systems, Inc.
All rights reserved.
34
Chapter 8, “Management Register
Chapter 7 Functional Blocks
Set”) consists of
February 26, 2001

Related parts for 1892Y-14LFT